LOW POWER CRYSTAL OSCILLATOR
20190020309 ยท 2019-01-17
Inventors
- Ali Najafi (Seattle, WA, US)
- Soheil GOLARA (Irvine, CA, US)
- Rabih Makarem (Irvine, CA, US)
- Shervin Moloudi (Los Angeles, CA)
Cpc classification
H03B2200/0058
ELECTRICITY
International classification
Abstract
A Pierce oscillator is provided with a transconductance amplifier transistor having a DC drain voltage that is regulated to equal a reference voltage independently from a DC gate voltage for the transconductance amplifier transistor.
Claims
1. A circuit, comprising: a first transistor; a current source for driving a drain of the first transistor with a bias current; a first decoupling capacitor for isolating a direct current (DC) drain voltage for the first transistor from a DC gate voltage for the first transistor, wherein a gate for the first transistor is configured to be biased by an AC input voltage from a crystal through the first decoupling capacitor; and an operational amplifier configured to further bias the gate for the first transistor responsive to a comparison between the DC drain voltage and a reference voltage to regulate the DC drain voltage to equal the reference voltage.
2. The circuit of claim 1, further comprising: a voltage divider having a first resistor having a first terminal connected to the drain of the first transistor and having a second terminal connected to a first terminal of a second resistor, wherein the operational amplifier has a first input connected to the second terminal of the first resistor and has a second input connected to reference voltage node for carrying the reference voltage.
3. The circuit of claim 2, wherein the first input is a positive input for the operational amplifier, and wherein the second input is a negative input for the operational amplifier.
4. The circuit of claim 2, further comprising a biasing resistor coupled between an output of the operational amplifier and the gate of the first transistor.
5. The circuit of claim 4, further comprising a feedback capacitor coupled between the output of the operational amplifier and ground.
6. The circuit of claim 2, wherein a second terminal of the voltage divider is coupled to a terminal of the first decoupling capacitor.
7. The circuit of claim 6, wherein the first transistor is an NMOS transistor having a source connected to ground, and wherein the current source comprises a PMOS current source transistor having a source connected to a power supply node for supplying a power supply voltage and a drain connected to the drain of the NMOS transistor.
8. The circuit of 7, further comprising a second decoupling capacitor coupled between the terminal of the first decoupling capacitor and a gate of the PMOS current source transistor.
9. The circuit of claim 7, further comprising: a diode-connected PMOS transistor having a gate coupled to the gate of the PMOS current source transistor; and a current source coupled between a drain of the diode-connected PMOS transistor and ground.
10. The circuit of claim 9, further comprising a bias resistor configured to couple the gate of the diode-connected PMOS transistor to the gate of the PMOS current source transistor.
11. The circuit of claim 6, further comprising: at first inverter configured to invert a voltage for the terminal of the first decoupling capacitor; and a second inverter configured to invert an output signal from the first inverter to provide an output voltage for the circuit.
12. The circuit of claim 11, further comprising: a reference PMOS transistor having a source connected to a power supply node for supplying a power supply voltage; a reference NMOS transistor having a source connected to ground and having a drain connected to a drain for the reference PMOS transistor; and a reference resistor connected between the drain for the reference NMOS transistor and a reference node for supplying the reference voltage, wherein the reference node is connected to a gate for the reference PMOS transistor and to a gate for the reference NMOS transistor.
13. The circuit of claim 12, wherein the circuit is integrated within an integrated circuit in a circuit package, the circuit package further comprising a crystal having a first terminal connected to the drain of the first transistor and having a second terminal connected to the terminal of the first decoupling capacitor.
14. A method of oscillating an output signal, comprising: biasing a direct current (DC) gate voltage for a gate of a first transistor in a Pierce oscillator by driving a drain of the first transistor with a current from a current source; isolating the gate from the drain through a first decoupling capacitor; amplifying a difference between a reference voltage and a DC drain voltage for the drain to bias an alternating current (AC) gate voltage for the gate to cause the DC drain voltage to equal the reference voltage.
15. The method of claim 14, further comprising driving the gate of the first transistor with an oscillating voltage from a crystal through the first decoupling capacitor.
16. The method of claim 15, further comprising: generating the current from the current source in a second transistor; and coupling the oscillating voltage from the crystal through a second decoupling capacitor to a gate of the second transistor.
17. The method of claim 15, further comprising: inverting the oscillating voltage in a first inverter to form an inverter output signal; and inverting the inverter output signal in a second inverter to fottii an oscillating output signal.
18. The method of claim 17, further comprising generating the reference voltage using a third inverter such the reference voltage equals a threshold voltage for the third inverter.
19. A circuit, comprising: a first transistor; a current source for driving a drain of the first transistor with a bias current to bias a DC gate voltage for the first transistor; a first decoupling capacitor for isolating a direct current (DC) drain voltage for the first transistor from the DC gate voltage, wherein a gate for first transistor is configured to be biased by an AC input voltage from a crystal through the first decoupling capacitor; a crystal having a first terminal connected to the drain of the first transistor and having a second terminal coupled to the gate of the first transistor through the first decoupling transistor; and means for biasing the DC drain voltage to equal a reference voltage.
20. The circuit of claim 19, wherein the current source comprises a second transistor having a gate coupled to the second terminal of the crystal through a second decoupling capacitor.
21. The circuit of claim 19, further comprising: a first load capacitor connected between the second terminal of the crystal and ground; and a second load capacitor connected between the drain of the first transistor and ground.
Description
BRIEF DESCRIPTION OF THE DRAWINGS
[0007]
[0008]
[0009]
[0010]
[0011]
[0012] Embodiments of the present disclosure and their advantages are best understood by referring to the detailed description that follows. It should be appreciated that like reference numerals are used to identify like elements illustrated in one or more of the figures.
DETAILED DESCRIPTION
[0013] A Pierce oscillator is provided in which the DC gate and drain voltages for a first transistor are decoupled through a decoupling capacitor. An operational amplifier regulates the DC drain voltage to equal a desired value set by a reference voltage. The DC drain voltage may thus be regulated to, for example, one-half the power supply voltage to maximize the output voltage swing. In contrast, the DC gate voltage is determined by a channel size for the first transistor and a bias current driven into the first transistor. In this fashion, the transconductance gain for the first transistor may be optimized by biasing the first transistor in the subthreshold region. The resulting high gain and DC drain voltage regulation maximizes the output voltage swing. For example, in some embodiments the output voltage swing may be full rail, i.e., from ground to the power supply voltage. Moreover, the subthreshold operation also minimizes power consumption by the first transistor.
[0014] An example Pierce oscillator 200 is shown in
[0015] Since there is also no DC current through resistor R.sub.1, a voltage Vg2 for terminal 215 is regulated to equal the reference voltage. To prevent the reference voltage from biasing the DC gate voltage for transistor Mn1, a decoupling capacitor C3 connects the gate of transistor Mn1 to terminal 215. Decoupling capacitor C3 thus also isolates the DC drain voltage of transistor Mn1 from its DC gate voltage. To reduce noise from operational amplifier 205, its output terminal is loaded by a feedback capacitor C.sub.fb that connects to ground. The DC gate voltage for transistor Mn1 is set by the channel size for transistor Mn1 and a bias current I.sub.B from a current source 210 that drives the bias current into the drain terminal for transistor Mn1. Bias current I.sub.B and the channel size may thus be selected such that transistor Mn1 is biased for subthreshold operation. An AC portion for the gate voltage for transistor Mn1 is driven by an oscillating voltage from crystal 105 that couples through decoupling capacitor C3. It is this oscillating drive from crystal 105 that is subject to the transconductance gain for transistor Mn1. In one embodiment, operational amplifier 205 may be deemed to form a means for biasing the DC drain voltage of transistor Mn1 to equal the reference voltage.
[0016] As discussed earlier, the power consumption (current dissipated) through transistor Mn1 is minimized by its advantageous biasing in the subthreshold region yet the output voltage swing for the AC drain voltage is maximized by regulating the DC drain voltage to equal the reference voltage. Additional power reduction and gain enhancement may be achieved by modifying Pierce oscillator 200 to include a PMOS transistor Mp1 in its current source as shown for a Pierce oscillator 300 in
[0017] Not only does transistor Mp1 contribute to the transconductance gain, it acts in concert with transistor Mn1 to limit the current dissipation. For example, during the oscillation of the drain voltage Vd, this drain voltage may rise towards the power supply voltage VDD. Transistor Mp1 is then pushed into the deep triode region of operation. But the gate voltage for transistor Mn1 is then driven towards ground such that transistor Mn1 shuts off to limit current dissipation. A similar choking of the current dissipation occurs as the drain voltage Vd oscillates towards ground such that transistor Mp1 essentially shuts off Transistor Mp1 thus not only increases the transconductance gain but also limits the current consumption.
[0018] Pierce oscillator 300 may be further modified to reduce noise in the output voltage oscillation and improve its duty cycle as will be discussed with regard to a Pierce oscillator 400 shown in
[0019] To assure a 50/50 duty cycle for the oscillation of the output voltage, the reference voltage used by operational amplifier 205 may be generated by an inverter formed by a serial stack of a PMOS transistor Mp3 and an NMOS transistor Mn2. Inverters 405 and 410 would each be formed by an analogous serial stack (not illustrated) of a PMOS transistor and an NMOS transistor that would be matched to their counterpart transistors Mp3 and Mn2, respectively. The source of transistor Mp3 is tied to the power supply node for power supply voltage VDD whereas its drain is tied to the drain of transistor Mn2. The source of transistor Mn2 is connected to ground. A node 415 for supplying the reference voltage connects to the gates of transistors Mp3 and Mn2. In addition, node 415 connects to the drains for transistor Mp3 and Mn2 through a resistor Rref. At a power-up of the power supply voltage VDD, the reference voltage will initially be ground such that transistor Mp3 is initially on to charge its drain towards the power supply voltage VDD. This increase in the drain voltage feeds back through resistor Rref to partially switch on transistor Mn2 and partially switch off transistor Mp3. The result will be that the reference voltage will stabilize at the trip point (threshold voltage) for inverters 405 and 410. Ideally, this trip point is one-half the power supply voltage VDD but this depends upon the relative sizes of the inverters' NMOS and PMOS transistors as well as the process, voltage, and temperature corner. Advantageously, transistors Mp3 and Mn2 in combination with resistor Rref will track the trip point across all the process corners such that a 50/50 duty cycle for the output voltage oscillation will be maintained. All the components shown in
[0020] A method of operation for a Pierce oscillator will now be discussed with regard to the flowchart of
[0021] It will thus be appreciated that many modifications, substitutions and variations can be made in and to the materials, apparatus, configurations and methods of use of the devices of the present disclosure without departing from the scope thereof. In light of this, the scope of the present disclosure should not be limited to that of the particular embodiments illustrated and described herein, as they are merely by way of some examples thereof, but rather, should be fully commensurate with that of the claims appended hereafter and their functional equivalents.