NON-VOLATILE MEMORY CELL ARRAY FORMED IN A P-WELL IN A DEEP N-WELL IN A P-SUBSTRATE
20220375952 · 2022-11-24
Assignee
Inventors
Cpc classification
G11C2216/04
PHYSICS
G11C16/3427
PHYSICS
H01L29/42328
ELECTRICITY
G11C16/14
PHYSICS
International classification
G11C16/14
PHYSICS
Abstract
Numerous embodiments are disclosed of a non-volatile memory cell array formed in a p-well, which is formed in a deep n-well, which is formed in a p-substrate. During an erase operation, a negative voltage is applied to the p-well, which reduces the peak positive voltage required to be applied to the cells to cause the cells to erase.
Claims
1. A non-volatile memory system, comprising: a deep n-well formed in a semiconductor die; a p-well formed within the deep n-well; an array of non-volatile memory cells formed within the p-well, each non-volatile memory cell comprising a floating gate and a plurality of terminals; and a bias generator to apply a negative voltage to the p-well during an erase operation of one or more of the non-volatile memory cells.
2. The non-volatile memory system of claim 1, wherein the plurality of terminals for each non-volatile memory cell comprises a bit line terminal, a source line terminal, and a word line terminal.
3. The non-volatile memory system of claim 2, wherein the plurality of terminals for each non-volatile memory cell further comprises an erase gate terminal.
4. The non-volatile memory system of claim 3, wherein the plurality of terminals for each non-volatile memory cell further comprises a control gate terminal.
5. The non-volatile memory system of claim 4, wherein the bias generator to apply a negative voltage to a control gate terminal of a selected memory cell during an erase operation.
6. The non-volatile memory system of claim 1, further comprising: a row decoder circuit; and a high voltage decoder circuit.
7. The non-volatile memory system of claim 6, wherein the row decoder circuit is formed in the p-well.
8. The non-volatile memory system of claim 7, wherein the high voltage decoder circuit is formed in the p-well.
9. The non-volatile memory system of claim 6, wherein the row decoder circuit is formed within a second p-well and the second p-well is formed within the deep n-well.
10. The non-volatile memory system of claim 9, wherein the deep n-well is formed in a p-substrate.
11. The non-volatile memory system of claim 9, wherein the high voltage decoder circuit is formed within a third p-well and the third p-well is formed within the deep n-well.
12. The non-volatile memory system of claim 11, wherein the deep n-well is formed in a p-substrate.
13. The non-volatile memory system of claim 6, wherein the low voltage decoder circuit is formed within a second p-well and the second p-well is formed within a second deep n-well.
14. The non-volatile memory system of claim 13, wherein the second deep n-well is formed in a p-substrate.
15. The non-volatile memory system of claim 13, wherein the high voltage decoder circuit is formed within a third p-well and the third p-well is formed within a third deep n-well.
16. The non-volatile memory system of claim 15, wherein the third deep n-well is formed in a p-substrate.
17. The non-volatile memory system of claim 1, wherein the bias generator applies a voltage of 0 V to word lines of un-selected non-volatile memory cells during read, erase, and programming operations.
18. The non-volatile memory system of claim 1, wherein the bias to apply a voltage to word lines of un-selected non-volatile memory cells the voltage selected to reduce stress across gate oxide of the cells during read, erase, and programming operations.
19. A non-volatile memory system, comprising: a deep n-well formed in a semiconductor die; a first p-well formed within the deep n-well; a second p-well formed within the deep n-well; a first array of non-volatile memory cells formed within the first p-well, each non-volatile memory cell in the first array comprising a floating gate and a plurality of terminals; a second array of non-volatile memory cells formed within the second p-well, each non-volatile memory cell in the second array comprising a floating gate and a plurality of terminals; and a bias generator to apply a negative voltage to the first p-well during an erase operation of one or more of the non-volatile memory cells in the first array; and to the second p-well during an erase operation of one or more of the non-volatile memory cells in the second array.
20. The non-volatile memory system of claim 19, wherein the plurality of terminals for each non-volatile memory cell in the first array and the second array comprises a bit line terminal, a source line terminal, and a word line terminal.
21. The non-volatile memory system of claim 20, wherein the plurality of terminals for each non-volatile memory cell in the first array and the second array further comprises an erase gate terminal.
22. The non-volatile memory system of claim 21, wherein the plurality of terminals for each non-volatile memory cell in the first array and the second array further comprises a control gate terminal.
23. The non-volatile memory system of claim 19, comprising: a row decoder circuit; and a high voltage decoder circuit.
24. The non-volatile memory system of claim 23, wherein the row decoder circuit is formed within a third p-well formed within the deep n-well.
25. The non-volatile memory system of claim 23, wherein the row decoder circuit is formed within a third p-well formed within a second deep n-well.
26. The non-volatile memory system of claim 25, wherein the high voltage decoder circuit is formed within a fourth p-well formed, the fourth p-well formed within a second deep n-well.
27. The non-volatile memory system of claim 19, wherein the bias generator is to apply a voltage of 0 V to word lines of un-selected non-volatile memory cells during read, erase, and programming operations.
28. The non-volatile memory system of claim 19, wherein the bias generator is to apply a voltage to word lines of un-selected non-volatile memory cells the voltage selected to reduce stress across gate oxide of the cells during read, erase, and programming operations.
29. The non-volatile memory system of claim 19, wherein the bias generator to apply a negative voltage to a control gate terminal of a selected memory cell during an erase-operation.
Description
BRIEF DESCRIPTION OF THE DRAWINGS
[0019]
[0020]
[0021]
[0022]
[0023]
[0024]
[0025]
[0026]
[0027]
DETAILED DESCRIPTION OF THE INVENTION
[0028] The embodiments described herein enable a negative-voltage to be applied to a p-well surrounding certain components to enable a lower voltage to be used during erase operations of non-volatile memory cells.
[0029]
[0030] Output circuit 407 may include circuits such as digital sensing circuitry to convert cell current into a logic ‘1’ or ‘0’, or analog sensing circuitry such as a ADC (analog to digital converter) to convert neuron analog output to digital bits), AAC (analog to analog converter) such as a current to voltage converter, logarithmic converter, APC (analog to pulse(s) converter), analog to time modulated pulse converter, or any other type of converters. The output circuit 407 may implement an activation function such as a rectified linear activation function (ReLU) or sigmoids. Output circuit 407 may implement statistic normalization, regularization, up/down scaling/gain functions, statistical rounding, or arithmetic functions (e.g., add, subtract, divide, multiply, shift, log) for neuron outputs. Output circuit 407 may implement a temperature compensation function for bitline outputs.
[0031] In the embodiments described below with reference to
[0032]
[0033]
[0034] Array 601 is formed within p-well 604, and p-well 604 is formed within deep n-well 605.
[0035] Row decoder 602 is formed within p-well 608, which p-well 608 is formed within deep n-well 609.
[0036] High voltage decoder 603 is formed within p-well 606, and p-well 606 is formed within deep n-well 607.
[0037] Deep n-wells 605, 607, and 609 are respectively formed within (and on top of) p-substrate 680. Optionally, deep n-wells 605, 607, and 609 can be separate deep n-wells or part of a common deep n-well.
[0038] P-well 604 containing array 601 hence can be driven with a negative voltage, in relation to p-substrate 680, by bias generator 409 or another voltage source due to its isolation from p-substrate 680 by deep n-well 605.
[0039] P-well 606 containing high voltage decoder 603 hence can be driven with a negative voltage, in relation to p-substrate 680, by bias generator 409 or another voltage source due to its isolation from p-substrate 680 by deep n-well 607.
[0040] For example, p-substrate 680 can be biased at 0V, deep n-wells 605, 707, and 609 can be biased at 0-3V, and p-wells 604, 606, and 608 can be biased at −0.1V to −10V. These bias voltages can be generated by bias generator 409 or another voltage source.
[0041]
[0042]
[0043] P-well 807 or 809 hence can go be driven to a negative voltage, in respect to p-substrate 880, independently, by bias generator 409 or another voltage source, due to its isolation from p-substrate 880 by deep n-well 808. Similarly, p-wells 810, 812, 814, 816 hence can be driven to a negative voltage independently, in respect to p-substrate 880, by bias generator 409 or another voltage source, due to their isolation from p-substrate 880 by respective deep n-wells 811, 813, 815, and 817.
[0044]
[0045] Optionally, p-substrate 980 in
[0046] Using the architectures of
[0047] Table Nos. 4-10 that follow contain exemplary operating voltages to be applied to memory cells 110, 210, and 310 when configured as in
[0048] Table No. 4 depicts a first set of operating voltages (defined with respect to substrate 12) for memory cell 110 of
TABLE-US-00004 TABLE NO. 4 Operation of Memory Cell 110 of FIG. 1 WL BL SL P-Well 904 Selected Cell: Program 1.5 V.sup. 1-3 μA 8-9 V.sup. 0 V Read 2.5 V.sup. 0.6-1.0 V 0 V 0 V Erase (Using Positive Voltages) 12.5 V FLT FLT 0 V Erase (Using a combination of 10.5 V FLT/−2.5 V FLT/−2.5 V .sup. −2.5 V .sup. Positive and Negative Voltages) Un-Selected Cell: Program 0 V Vdp/VINH 8-9 V/0.5 V 0 V Read 0 V 0.6-1.0 V 0 V 0 V Erase (Using Positive Voltages) 0 V FLT 0 V 0 V Erase (Using a Combination of 0 V FLTY/−2.5 V FLT/−2.5 V .sup. −2.5 V .sup. Positive and Negative Voltages)
[0049] Table No. 5 depicts a second set of operating voltages for memory cell 110 of
TABLE-US-00005 TABLE NO. 5 Operation of Memory Cell 110 of FIG. 1 WL BL SL P-Well 904 Selected Cell: Program 1.5 V.sup. 1-3 μA 8-9 V.sup. 0 V Read 2.5 V.sup. 0.6-1.0 V 0 V 0 V Erase (Using Positive Voltages) 12.5 V FLT FLT 0 V Erase (Using a Combination of 8 V FLT/−4.5 V FLT/−4.5 V .sup. −4.5 V .sup. Positive and Negative Voltages) Un-Selected Cell: Program 0 V Vdp/VINH 8-9 V/0.5 V 0 V Read 0 V 0.6-1.0 V 0 V 0 V Erase (Using Positive Voltages) 0 V FLT 0 V 0 V Erase (Using a Combination of −2.5 V .sup. FLTY/−4.5 V FLT/−4.5 V .sup. −4.5 V .sup. Positive and Negative Voltages)
[0050] P-well 904 is particularly advantageous in a situation where a negative voltage is applied to one or more terminals of the cell during an erase operation, because in that situation, applying a negative voltage to p-well 904 using bias generator 409 or another voltage source will reduce stress on the gate oxide regions when the negative voltage is applied to the terminal, as p-well 904 will serve as a virtual substrate for the cell that is biased to a negative voltage.
[0051] Table No. 4 is appropriate if stress on gate oxide regions is not a concern, while Table No. 5 is appropriate if stress on gate oxide regions is a concern. In Table No. 4, a word line voltage of 0V is applied to un-selected cells during an erase operation, while in Table No. 5, a word line voltage of −2.5V is applied to unselected cells during an erase operation, due to the fact that it is desired to reduce stress on the gate oxide regions of memory cell 110 as well as the peripheral (decoding) transistor for the 2.5V gate oxide. In the operation of Table No. 4, stress on the gate oxide regions of the decoding circuits is not a concern because the absolute voltage required will not cause the voltage across a gate oxide region to exceed the gate oxide break down voltage for both the decoding circuitry and the cells, and as a result, an isolated p-sub well 04 is not needed for the decoding circuitry. By contrast, in the implementation of Table 5, bias generator 409 or another voltage source applies negative voltages to certain terminals to reduce stress on the gate oxide regions, and as a result, an isolated p-sub well 904 is advantageous for the decoding circuitry.
[0052] Table No. 6 depicts a first set of operating voltages for memory cell 210 of
TABLE-US-00006 TABLE NO. 6 Operation of Memory Cell 210 of FIG. 2 WL BL SL CG EG P-Well 904 Selected Cell: Program 0.7 V.sup. 1 μA 4.5 V 10 V .sup. 4.5 V 0 V Read 1.8 V.sup. 0.6-1.0 V .sup. 0 V 1.8 V 0-1.8 V 0 V Erase 0 V FLT/−2 V FLT/−2 V .sup. 0 V 10.5 V −2 V Un-Selected Cell: Program 0 V Vdp/VINH 4.5/0.5 V 0/2.5 V.sup. 4.5/0 V 0 V Read 0 V 0.6-1.0 V .sup. 0 V 1.8 V 0-2.5 V 0 V Erase 0 V FLT/−2 V FLT/−2 V .sup. 0 V .sup. 0 V −2 V
[0053] Table No. 7 depicts a second set of operating voltages for memory cell 210 of
TABLE-US-00007 TABLE NO. 7 Operation of Memory Cell 210 of FIG. 2 WL BL SL CG EG P-Well 904 Selected Cell: Program 0.7 V.sup. 1 μA 4.5 V 8-10 V 4.5-8 V 0 V Read 1.8 V.sup. 0.6-1.0 V .sup. 0 V 1.8 V 0-1.8 V 0 V Erase 0 V FLT/−4 V FLT/−4 V −6 V .sup. 6 V −4 V Un-Selected Cell: Program 0 V Vdp/VINH 4.5/0.5 V 0/2.5 V.sup. 4.5-8/0 V.sup. 0 V Read 0 V 0.6-1.0 V .sup. 0 V 2.5 V 0-2.5 V 0 V Erase −2 V FLT/−4 V FLT/−4 V .sup. 0 V .sup. 0 V −4 V
[0054] Table No. 8 depicts a first set of operating voltages for memory cell 310 of
TABLE-US-00008 TABLE NO. 8 Operation of Memory Cell 310 of FIG. 3 WL BL SL EG P-Well 904 Selected Cell: Program 1.5 V 1-3 μA 8-9 V 4-9 V 0 V Read 2.5 V 0.6-1.0 V 0 V 0-2.5 V 0 V Erase −2.5 V FLT/−4.5 V FLT/−4.5 V 8.5 V −4.5 V .sup. Un-Selected Cell: Program .sup. 0 V Vdp/VINH 8-9 V/0.5 V 4-9 V/0 V 0 V Read .sup. 0 V 0.6-1.0 V 0 V 0-2.5 V 0 V Erase −2.5 V FLT/−4.5 V FLT/−4.5 V −2.5 V −4.5 V .sup.
[0055] For the same reasons discussed above with respect to Table Nos. 5 and 6, the use of p-well 904 would be particularly advantageous for Table No. 8 and to a greater extent than for Table No. 7.
[0056] Table No. 9 depicts a second set of operating voltages for memory cell 310 of
TABLE-US-00009 TABLE NO. 9 Operation of Memory Cell 310 of FIG. 3 WL BL SL EG P-Well 904 Selected Cell: Program 1.5 V.sup. 1-3 μA 8-9 V 4-9 V 0 V Read 2.5 V.sup. 0.6-1.0 V 0 V 0-2.5 V 0 V Erase 0 V FLT/−2.5 V FLT/−2.5 V 10.5 V −2.5 V .sup. Un-Selected Cell: Program 0 V Vdp/VINH 8-9 V/0.5 V 4-9 V/0 V 0 V Read 0 V 0.6-1.0 V 0 V 0-2.5 V 0 V Erase 0 V FLT/−2.5 V FLT/−2.5 V 0 V −2.5 V .sup.
TABLE-US-00010 TABLE NO. 10 Operation of Memory Cell 310 of FIG. 3 WL BL SL EG P-Well 904 Selected Cell: Program 1.5 V 1-3 μA 8-9 V 4-9 V 0 V Read 2.5 V 0.6-1.0 V 0 V 0-2.5 V 0 V Erase −2.5 V FLT/−2.5 V FLT/−2.5 V 8.5 V −4.5 V .sup. Un-Selected Cell: Program .sup. 0 V Vdp/VINH 8-9 V/0.5 V 4-9 V/0 V 0 V Read .sup. 0 V 0.6-1.0 V 0 V 0-2.5 V 0 V Erase −2.5 V FLT/−2.5 V FLT/−2.5 V −2.5 V −4.5 V .sup.
[0057] For the same reasons discussed above with respect to Table Nos. 5 and 6, the use of p-well 904 would be particularly advantageous for Table No. 10 and to a greater extent than for Table No. 9.
[0058] It should be noted that, as used herein, the terms “over” and “on” both inclusively include “directly on” (no intermediate materials, elements or space disposed therebetween) and “indirectly on” (intermediate materials, elements or space disposed therebetween). Likewise, the term “adjacent” includes “directly adjacent” (no intermediate materials, elements or space disposed therebetween) and “indirectly adjacent” (intermediate materials, elements or space disposed there between), “mounted to” includes “directly mounted to” (no intermediate materials, elements or space disposed there between) and “indirectly mounted to” (intermediate materials, elements or spaced disposed there between), and “electrically coupled” includes “directly electrically coupled to” (no intermediate materials or elements there between that electrically connect the elements together) and “indirectly electrically coupled to” (intermediate materials or elements there between that electrically connect the elements together). For example, forming an element “over a substrate” can include forming the element directly on the substrate with no intermediate materials/elements therebetween, as well as forming the element indirectly on the substrate with one or more intermediate materials/elements there between.