Method and device for auto-calibration of multi-gate circuits
10164573 ยท 2018-12-25
Assignee
- Universite de Nice (Nice, FR)
- Commissariat A L'energie Atomique Et Aux Energies Alternatives (Paris, FR)
Inventors
- Gilles Fernand Jacquemod (Antibes, FR)
- Emeric De Foucauld (Coublevie, FR)
- Alexandre Benjamin Fonseca (Seillans, FR)
- Yves Leduc (Roquefort-les-Pins, FR)
- Philippe Bernard Pierre Lorenzini (Antibes, FR)
Cpc classification
H03K17/16
ELECTRICITY
H03K19/0948
ELECTRICITY
H03K19/0944
ELECTRICITY
H01L29/785
ELECTRICITY
International classification
H03B27/00
ELECTRICITY
H03K19/00
ELECTRICITY
H03K17/16
ELECTRICITY
H03K19/0944
ELECTRICITY
Abstract
A differential-logic logic circuit chained with another differential-logic circuit comprises a first logic cell composed of back-gate transistors, the first cell having a first input for receiving a first input signal and having an output for delivering a first output signal, and a second logic cell complementary to the first cell, composed of back-gate transistors, the second cell having as many inputs as the first cell, each input able to receive an input signal complementary to the respective input signal of the first cell, the second cell having an output for delivering a second output signal complementary to the first output signal of the first cell. The first output signal of the first cell is applied to the back gate of each transistor of the second cell, and the second output signal of the second cell is applied to the back gate of each transistor of the first cell.
Claims
1. A differential-logic circuit able to be chained with another differential-logic circuit of a same configuration, comprising: a first logic cell composed of back-gate transistors, the first cell having at least one first input for receiving at least one first input signal and having an output for delivering a first output signal; and a second logic cell complementary to the first cell, composed of back-gate transistors, the second cell having as many inputs as the first cell, each input being configured to receive an input signal complementary to a respective input signal of the first cell, the second cell having an output for delivering a second output signal complementary to the first output signal of the first cell; wherein the said first output signal of the first cell is applied to a back gate of each transistor of the second cell and being able to be a first input of said another chained differential-logic circuit of the same configuration, and wherein the said second output signal of the second cell is applied to the back gate of each transistor of the first cell and being able to be a second input of said another chained differential-logic circuit of the same configuration.
2. The circuit according to claim 1, wherein the transistors are transistors with asymmetric back gate.
3. The circuit according to claim 2, wherein the transistors are of CMOS type.
4. The circuit according to claim 1, wherein the first cell is a first CMOS inverter able to deliver an output inverse to its input, and the second cell is a second CMOS inverter able to receive an input complementary to the input of the first inverter and to deliver an output complementary to the output of the first inverter, the output of the first inverter being applied to the back gate of the nMOS and pMOS transistors of the second CMOS inverter and the complementary output of the second inverter being applied to the back gate of the nMOS and pMOS transistors of the first CMOS inverter.
5. The circuit according to claim 4, wherein the first inverter and the second inverter are connected directly between a high voltage and a low voltage.
6. The circuit according to claim 4, wherein the first inverter and the second inverter comprise a current generator between the pMOS transistor and a high voltage.
7. The circuit according to claim 5, wherein the first inverter and the second inverter comprise a current generator between the nMOS transistor and a low voltage.
8. A system comprising several circuits according to claim 1, the said several circuits being coupled as a chain so that the outputs of a circuit of the chain are connected to the inputs of the following circuit in the chain.
9. The system according to claim 8, wherein the input signals exhibit substantially simultaneous transitions, the propagation times are substantially equal and the output signals exhibit substantially simultaneous transitions.
10. The system according to claim 8, comprising an even number of circuits, the system producing a voltage controlled oscillator.
11. An oscillator according to claim 10, comprising four identical outputs of the same amplitude, of the same frequency and of regularly distributed phases.
12. The circuit according to claim 1, wherein the first cell comprises CMOS transistors able to carry out an AND function of two inputs and the second cell comprises CMOS transistors able to carry out an AND function of the two complementary inputs of the first cell.
13. The circuit according to claim 1, wherein the first cell comprises CMOS transistors able to carry out a NAND function of two inputs and the second cell comprises CMOS transistors able to carry out a NAND function of the two complementary inputs of the first cell.
14. The circuit according to claim 1, wherein the first cell comprises CMOS transistors able to carry out an OR function of two inputs and the second cell comprises CMOS transistors able to carry out an OR function of the two complementary inputs of the first cell.
15. The circuit according to claim 1, wherein the first cell comprises CMOS transistors able to carry out a NOR function of two inputs and the second cell comprises CMOS transistors able to carry out a NOR function of the two complementary inputs of the first cell.
16. The circuit according to claim 12, wherein the transistors are transistors based on fully depleted silicon on insulator FDSOI technology.
17. The circuit according to claim 12, wherein the transistors are double-gate FinFet transistors.
Description
DESCRIPTION OF THE FIGURES
(1) Various aspects and advantages of the invention will become apparent in support of the description of a preferred but nonlimiting mode of implementation of the invention, with reference to the figures hereinbelow:
(2)
(3)
(4)
(5)
(6)
(7)
(8)
DETAILED DESCRIPTION OF THE INVENTION
(9) Reference is made to
(10)
(11)
(12) Advantageously, the complementary signals received on the complementary inputs exhibiting substantially simultaneous transitions, and on account of substantially equal propagation times in the circuit due to the arrangement of the transistors, the output signals exhibit substantially simultaneous transitions.
(13) In the detail of the implementation of
(14) The person skilled in the art understands that the transistors are connected to sources of high and low voltages (V.sub.DD, V.sub.SS) that need not usefully be further described, and that various implementations of the example described can be carried out depending on whether the transistors are connected directly to the supply voltage or via a current generator for example as illustrated in
(15)
(16) By virtue of the back gate of the transistors mounted as current generator, it is possible for a finer adjustment or an additional calibration to bias this electrode by way of a defined voltage V.sub.tune2.
(17) Advantageously, since the invention proposes the production of complementary logic gates, such a device makes it possible to produce a ring oscillator circuit whose duty cycle will tend to 50%, this being very significant for many applications in telecommunication. Again advantageously, the principle of the present invention makes it possible to produce voltage controlled oscillator (VCO) circuits having an even number of inverters as illustrated in
(18) In an advantageous implementation, such an oscillator with an even number of inverters makes it possible to produce a quadrature oscillator (QVCO) exhibiting 4 outputs of like amplitude and like frequency, but with regularly distributed different phases (0, 90, 180 and 270). This quadrature VCO (QVCO) topology is advantageously used in architectures of radiofrequency receivers with image frequency rejection.
(19) In a more general manner, the principle of the invention can be extended and applied to all digital cells which use complementary logic. Moreover, the logic cells designed according to the principle of the invention are intended to be chained, combined, so as to design extended logic systems. An extended system such as this can carry out a general logic function, itself decomposable into elementary logic functions, each elementary logic function being able to be carried out by a basic logic cell.
(20)
(21) The first NAND cell comprises a first input 602 for receiving a first signal A applied to the input of two transistors nMOS 604 and pMOS 606. The first NAND cell moreover comprises a second input 608 for receiving a second signal B applied to the input of two transistors nMOS 610 and pMOS 612.
(22) The second cell 600-2 embodying the complementary NAND gate, comprises a first input 614, for receiving a first signal complementary to the first signal of the first cell, and applied to the input of two transistors nMOS 616 and pMOS 618. The second cell also comprises a second input 620 for receiving a second signal B complementary to the second signal B of the first cell, and applied to the input of two transistors nMOS 610 and pMOS 612.
(23) The first NAND cell 600-1 makes it possible to deliver an output signal S corresponding to the NAND function of the inputs A and B. The second complementary cell 600-2 makes it possible to deliver an output signal S corresponding to the NAND function of the inputs A and B. The output S of the first cell is applied to the back gate of all the transistors (616, 618, 622, 624) of the second cell, and the output S of the second cell is applied to the back gate of all the transistors (604, 606, 610, 612) of the first cell. The logic output of the differential circuit NAND2 according to the principle of the invention is then:
{S,
(24)
(25) Thus, the present description illustrates a preferential implementation of the invention, but is not limiting. A few examples have been described to allow a good understanding of the principles of the invention, and a concrete application, but they are in no way exhaustive and should allow the person skilled in the art to make modifications and variants of implementation while retaining the same principles.