Driving method for display panel
10147373 ยท 2018-12-04
Assignee
Inventors
Cpc classification
G09G2300/0417
PHYSICS
G09G2300/0814
PHYSICS
G09G2340/0435
PHYSICS
G09G2320/045
PHYSICS
G09G3/3633
PHYSICS
International classification
G09G3/20
PHYSICS
Abstract
A driving method for a display panel is provided. The display panel includes a plurality of pixel circuits arranged in an array. Each of the pixel circuits respectively includes a first switch and a second switch coupled in series. The driving method for the display panel includes following steps. Plural first pulse signals are periodically received in a de-stress mode through a control terminal of the first switch of each of the pixel circuits, where the first pulse signals include a first pulse width. Plural second pulse signals are sequentially and periodically received in the de-stress mode through a control terminal of the second switch of each of the pixel circuits, where the second pulse signals include a second pulse width, and each of the pixel circuits receives the first pulse signals and the second pulse signals at different times.
Claims
1. A driving method for a display panel having a plurality of pixel circuits arranged in an array, each of the pixel circuits comprises at least one first switch and a second switch coupled in series, and comprises a storage capacitor and a liquid crystal capacitor respectively coupled to the at least one first switch and a second switch in series, the driving method comprising: periodically receiving a plurality of first pulse signals in a de-stress mode through a control terminal of the at least one first switch of each of the pixel circuits, wherein the first pulse signals have a first pulse width; and sequentially and periodically receiving a plurality of second pulse signals in the de-stress mode through a control terminal of the second switch of each of the pixel circuits, wherein the second pulse signals have a second pulse width, and each of the pixel circuits receives the first pulse signals and the second pulse signals at different times, respectively, wherein the each of the pixel circuits does not charge or discharge the storage capacitor and the liquid crystal capacitor through a source signal line in the de-stress mode.
2. The driving method of claim 1, wherein a first time interval exists between the time at which the first pulse signals are received by the pixel circuits and the time at which the second pulse signals are received by at least one of the pixel circuits.
3. The driving method of claim 1, wherein a second time interval exists between the control terminal of the second switch of each of the pixel circuits in each row, so as to sequentially receive the second pulse signals.
4. The driving method of claim 1, wherein a second time interval exists between the control terminal of the second switch of each of the pixel circuits in odd rows and the control terminal of the second switch of each of the pixel circuits in even rows, so as to alternately receive the second pulse signals.
5. The driving method of claim 1, wherein the control terminal of the second switch of each of the pixel circuits simultaneously receives the second pulse signals.
6. The driving method of claim 1, wherein the first pulse signals have a first high-level voltage and a first low-level voltage, and the step of periodically receiving the first pulse signals in the de-stress mode by the control terminal of the at least one first switch of each of the pixel circuits comprises: adjusting at least one of the first high-level voltage and the first low-level voltage of the first pulse signals.
7. The driving method of claim 1, wherein the second pulse signals have a second high-level voltage and a second low-level voltage, and the step of sequentially and periodically receiving the second pulse signals in the de-stress mode by the control terminal of the second switch of each of the pixel circuits comprises: adjusting at least one of the second high-level voltage and the second low-level voltage of the second pulse signals.
8. The driving method of claim 1, wherein the de-stress mode is applicable when the display panel is being operated in at least one of a power-on state, a power-off state, and a standby state.
9. The driving method of claim 1, wherein the at least one first switch of each of the pixel circuits of the display panel comprises two first switches, one of the two first switches, the second switch, and the other of the two first switches are sequentially coupled in series, and the control terminal of one of the two first switches is coupled to the control terminal of the other of the two first switches.
10. The driving method of claim 1, wherein a screen refresh rate of the display panel is smaller than or equal to 30 Hz.
Description
BRIEF DESCRIPTION OF THE DRAWINGS
(1) The accompanying drawings are included to provide a further understanding of the disclosure, and are incorporated in and constitute a part of this specification. The drawings illustrate exemplary embodiments of the disclosure and, together with the description, serve to explain the principles of the disclosure.
(2)
(3)
(4)
(5)
(6)
(7)
(8)
DESCRIPTION OF EMBODIMENTS
(9) The following will describe some embodiments as examples of the invention. However, it should be noted that the invention is not limited to the disclosed embodiments. Moreover, some embodiments may be combined where appropriate. The term couple used throughout this specification (including the claims) may refer to any direct or indirect connection means. For example, if it is described that the first device is coupled to the second device, it should be understood that the first device may be directly connected to the second device or indirectly connected to the second device through other devices or certain connection means. In addition, the term signal may refer to at least one current, voltage, charge, temperature, data, or one or more signals.
(10)
(11) Here, the timing controller 110 is configured to receive an operating voltage VDD and enable the gate driving circuit 120, the source driving circuit 130, and the switch driving circuit 140. The switch driving circuit 140 outputs first driving signals to each pixel circuit P in the display panel 150 through the common gate signal lines Gc. The gate driving circuit 120 outputs a plurality of second pulse signals to each pixel circuit P in the display panel 150 through the gate signal lines G1-Gm, and m is a positive integer greater than 0. The source driving circuit 130 outputs a plurality of frame signals to each pixel circuit P in the display panel 150 through the source signal lines S1-Sn, and n is a positive integer greater than 0. In the present embodiment, the display panel 150 may be operated at a frequency with the screen refresh rate smaller than or equal to 30 Hz or operated while no frame signal is received; however, the invention is not limited thereto.
(12) Two ways to implement the pixel circuits in the display panel are explained hereinafter with reference to
(13)
(14)
(15) In the present embodiment, a first terminal of the first switch M1 is coupled to the source signal line Sn. A control terminal of the first switch M1 is coupled to the common gate signal line Gc. A second terminal of the first switch M1 is coupled to a first terminal of the second switch M2. A control terminal of the second switch M2 is coupled to the gate signal line Gm. A second terminal of the second switch M2 is coupled to the other first switch M1. A control terminal of the other first switch M1 is also coupled to the common gate signal line Gc. One terminal at which the storage circuit Cst and the liquid crystal capacitor Clc are serially coupled is coupled to a second terminal of the other first switch M1, and the other terminal at which the storage circuit Cst and the liquid crystal capacitor Clc are serially coupled is coupled to a ground terminal VCOM. In the present embodiment, the first terminal of the first switch M1 may receive a frame signal through the source signal line Sn. The control terminals of the first switches M1 and M1 may receive the first pulse signals through the common gate signal line Gc, respectively. The control terminal of the second switch M2 may receive the second pulse signals through the gate signal line Gm.
(16)
(17)
(18) In the present embodiment, if the display panel 150 is being operated in the power-on state, the power-off state, or the standby state, the display panel 150 may enter the de-stress mode, and the timing controller 110 of the display panel may be turned on or off. That is, the de-stress mode provided in the present embodiment may be applied in a power-on period P1 or a power-off period P2. In the de-stress mode, the display panel 150 may periodically receive the pulse signals through the gate driving circuit 120, the switch driving circuit 140, or other driving circuits, respectively.
(19) Specifically, during the power-on period P1, the control terminals of the first switches M1 and M1 of each pixel circuit P of the display panel 150 may receive a plurality of first pulse signals 410 through the common gate signal line Gc, such that the first switches M1 and M1 of each pixel circuit P may be periodically enabled. Besides, the control terminals of the second switches M2 of the pixel circuits P in each row may sequentially and periodically receive a plurality of second pulse signals 421, 422, and 423 through the gate signal lines G1, G2, and G3.
(20) In the present embodiment, the pulse width W1 of the first pulse signals 410 and the pulse width W2 of the second pulse signals 421, 422, and 423 may be 0.5 ms, for instance, and the time interval T1 between the first pulse signals 410 and the second pulse signal 421 may be 1.5 ms, for instance; however, the invention is not limited thereto.
(21) That is, when the display panel 150 is operated in the de-stress mode, the first switches M1 and M1 and the second switch M2 of each pixel circuit P of the display panel 150 may receive a plurality of pulse signals, so as to prevent the first switches M1 and M1 and the second switch M2 from staying at a certain bias level for a long time and further restrain the aging effects of the TFT caused by the bias stress. Additionally, according to the present embodiment, in the power-off period P2, the display panel 150 may receive the same pulse signal waveforms as those received in the power-on period P1, which should however not be construed as a limitation to the invention.
(22)
(23) In comparison with the previous embodiment, during the power-on period P1, the control terminals of the first switches M1 and M1 of each pixel circuit P of the display panel 150 may receive a plurality of first pulse signals 510 through the common gate signal line Gc, such that the first switches M1 and M1 of each pixel circuit P may be periodically enabled. Besides, a time interval T2 exists between the control terminals of the second switches M2 of the pixel circuits P in odd rows and in even rows, and thus the control terminals may alternately receive the second pulse signals 521, 522, and 523 through the gate signal lines G1, G2, and G3, respectively. As a result, the second switches M2 of the pixel circuits P in odd rows and in even rows are alternately enabled.
(24) In the present embodiment, the pulse width W1 of the first pulse signals 510 and the pulse width W2 of the second pulse signals 521, 522, and 523 may be 0.5 ms, for instance, the time interval T1 between the first pulse signals 510 and the second pulse signal 521 may be 1.5 ms, for instance, and the time interval T2 between the second pulse signals 521, 522, and 523 may be 1.5 ms as well, for instance; however, the invention is not limited thereto.
(25) That is, when the display panel 150 is operated in the de-stress mode, the first switches M1 and M1 and the second switch M2 of each pixel circuit P of the display panel 150 may receive a plurality of pulse signals, so as to prevent the first switches M1 and M1 and the second switch M2 from staying at a certain bias level for a long time and further restrain the aging effects of the TFT caused by the bias stress. Additionally, according to the present embodiment, in the power-off period P2, the display panel 150 may receive the same pulse signal waveforms as those received in the power-on period P1, which should however not be construed as a limitation to the invention.
(26)
(27) Specifically, during the power-on period P1, the control terminals of the first switches M1 and M1 of each pixel circuit P of the display panel 150 may receive a plurality of first pulse signals 610 through the common gate signal line Gc, such that the first switches M1 and M1 of each pixel circuit P may be periodically enabled. Besides, the control terminal of the second switch M2 of each pixel circuit P of the display panel 150 may simultaneously receive the second pulse signals 621, 622, and 623 through the gate signal lines G1, G2, and G3, respectively. As a result, the second switches M2 of the pixel circuits P are simultaneously enabled.
(28) In the present embodiment, the pulse width W1 of the first pulse signals 610 and the pulse width W2 of the second pulse signals 621, 622, and 623 may be 0.5 ms, for instance, and the time interval T1 between the first pulse signals 610 and the second pulse signal 621 may be 1.5 ms, for instance; however, the invention is not limited thereto.
(29) That is, when the display panel 150 is operated in the de-stress mode, the first switches M1 and M1 and the second switch M2 of each pixel circuit P of the display panel 150 may receive a plurality of pulse signals, so as to prevent the first switches M1 and M1 and the second switch M2 from staying at a certain bias level for a long time and further restrain the aging effects of the TFT caused by the bias stress. Additionally, according to the present embodiment, in the power-off period P2, the display panel 150 may receive the same pulse signal waveforms as those received in the power-on period P1, which should however not be construed as a limitation to the invention.
(30) The pixel circuit P shown in
(31) The first pulse signals provided in the above embodiments have a first high-level voltage and a first low-level voltage, and the second pulse signals have a second high-level voltage and a second low-level voltage. In an embodiment, the pixel circuit may further include a multiplexer or other circuit devices, and the high-level voltages and the low-level voltages of the pulse signals may be adjusted according to not only the pulse signal waveforms shown in
(32)
(33) Other ways to implement the driving method of the display panel can be understood sufficiently from the teaching, suggestion, and descriptions of the embodiments illustrated in
(34) To sum up, the driving method for the display panel is capable of restraining the aging effects of the switch devices in each pixel circuit when the display panel is being operated in the power-on state, the power-off state, or the standby state. That is, in the power-on state or the power-off state, each pixel circuit of the display panel may periodically provide the pulse signals to the switch devices, so as to effectively prevent the switch devices from staying at a certain bias level for a long time and further restrain the aging effects of the TFT caused by the bias stress.
(35) It will be apparent to those skilled in the art that various modifications and variations can be made to the disclosed embodiments without departing from the scope or spirit of the invention. In view of the foregoing, it should be mentioned that the invention covers modifications and variations of this disclosure provided that they fall within the scope of the following claims and their equivalents.