Semiconductor Device and Method of Coating a Semiconductor Wafer with High Viscosity Liquid Photoresist Using N2 Purge
20220365436 · 2022-11-17
Assignee
Inventors
- Giwoong Nam (Incheon, KR)
- Junghwan Jang (Incheon, KR)
- Inhee Hwang (Chungcheongnam-do, KR)
- Taekyu Choi (Incheon, KR)
- Sanghyun Park (Gyeongsangnam-do, KR)
Cpc classification
H01L21/6719
ELECTRICITY
G03F7/162
PHYSICS
H01L21/6715
ELECTRICITY
G03F7/164
PHYSICS
International classification
Abstract
A semiconductor manufacturing device has an outer cup and inner cup with a wafer suction mount disposed within the outer cup. A photoresist material is applied to a first surface of a semiconductor wafer disposed on the wafer suction mount while rotating at a first speed. A gas port is disposed on the inner cup for dispensing a gas oriented toward a bottom side of the semiconductor wafer. The gas port purges a second surface of the semiconductor wafer with a gas to remove contamination. The second surface of the semiconductor wafer is rinsed while purging with the gas. The gas can be a stable or inert gas, such as nitrogen. The contamination is removed from the second surface of the semiconductor wafer through an outlet between the inner cup and outer cup. The semiconductor wafer rotates at a second greater speed after discontinuing purge with the gas.
Claims
1. A method of making a semiconductor device, comprising: providing a semiconductor wafer; applying a photoresist material to a first surface of the semiconductor wafer while rotating at a first speed; and purging a second surface of the semiconductor wafer with a gas to remove contamination.
2. The method of claim 1, further including rinsing the second surface of the semiconductor wafer while purging with the gas.
3. The method of claim 1, wherein the gas includes a stable or inert gas.
4. The method of claim 1, wherein the gas includes nitrogen.
5. The method of claim 1, further including rotating the semiconductor wafer at a second speed greater than the first speed after discontinuing purge with the gas.
6. The method of claim 1, further including rotating the semiconductor wafer at a second speed greater than the first speed while continuing purging with the gas.
7. A method of making a semiconductor device, comprising: applying a light sensitive material to a first surface of a semiconductor wafer while rotating at a first speed; and purging a second surface of the semiconductor wafer with a gas to remove contamination.
8. The method of claim 7, further including rinsing the second surface of the semiconductor wafer while purging with the gas.
9. The method of claim 7, wherein the gas includes a stable or inert gas.
10. The method of claim 7, wherein the gas includes nitrogen.
11. The method of claim 7, further including rotating the semiconductor wafer at a second speed greater than the first speed after discontinuing purge with the gas.
12. The method of claim 7, further including rotating the semiconductor wafer at a second speed greater than the first speed while continuing purging with the gas.
13. The method of claim 7, further including removing contamination from the second surface of the semiconductor wafer through an outlet.
14. A semiconductor manufacturing device, comprising: an outer cup; an inner cup disposed within the outer cup, wherein the inner cup includes a wafer suction mount adapted for mounting a semiconductor wafer; and a gas purge port disposed on the inner cup for dispensing a gas oriented toward a bottom side of the semiconductor wafer.
15. The semiconductor manufacturing device of claim 14, further including an inner cup rinse port disposed on inner cup.
16. The semiconductor manufacturing device of claim 14, wherein the gas includes a stable or inert gas.
17. The semiconductor manufacturing device of claim 14, wherein the gas includes nitrogen.
18. The semiconductor manufacturing device of claim 14, further including an outlet disposed between the inner cup and outer cup to remove contamination from the bottom side of the semiconductor wafer.
19. The semiconductor manufacturing device of claim 14, further including a wafer backside rinse port disposed on the inner cup.
20. A semiconductor manufacturing device, comprising: an outer cup; an inner cup including a wafer suction mount disposed within the outer cup; and a gas purge port disposed on the inner cup.
21. The semiconductor manufacturing device of claim 20, wherein the gas purge port is adapted for dispensing a gas oriented toward a bottom side of a semiconductor wafer disposed on the wafer suction mount.
22. The semiconductor manufacturing device of claim 20, further including an inner cup rinse port disposed on inner cup.
23. The semiconductor manufacturing device of claim 20, wherein the gas includes a stable or inert gas.
24. The semiconductor manufacturing device of claim 20, wherein the gas includes nitrogen.
25. The semiconductor manufacturing device of claim 20, further including an outlet disposed between the inner cup and outer cup to remove contamination from the bottom side of the semiconductor wafer.
Description
BRIEF DESCRIPTION OF THE DRAWINGS
[0006]
[0007]
[0008]
DETAILED DESCRIPTION OF THE DRAWINGS
[0009] The present invention is described in one or more embodiments in the following description with reference to the figures, in which like numerals represent the same or similar elements. While the invention is described in terms of the best mode for achieving the invention's objectives, it will be appreciated by those skilled in the art that it is intended to cover alternatives, modifications, and equivalents as may be included within the spirit and scope of the invention as defined by the appended claims and their equivalents as supported by the following disclosure and drawings. The term “semiconductor die” as used herein refers to both the singular and plural form of the words, and accordingly, can refer to both a single semiconductor device and multiple semiconductor devices.
[0010] Semiconductor devices are generally manufactured using two complex manufacturing processes: front-end manufacturing and back-end manufacturing. Front-end manufacturing involves the formation of a plurality of die on the surface of a semiconductor wafer. Each die on the wafer contains active and passive electrical components, which are electrically connected to form functional electrical circuits. Active electrical components, such as transistors and diodes, have the ability to control the flow of electrical current. Passive electrical components, such as capacitors, inductors, and resistors, create a relationship between voltage and current necessary to perform electrical circuit functions.
[0011] Back-end manufacturing refers to cutting or singulating the finished wafer into the individual semiconductor die and packaging the semiconductor die for structural support, electrical interconnect, and environmental isolation. To singulate the semiconductor die, the wafer is scored and broken along non-functional regions of the wafer called saw streets or scribes. The wafer is singulated using a laser cutting tool or saw blade. After singulation, the individual semiconductor die are mounted to a package substrate that includes pins or contact pads for interconnection with other system components. Contact pads formed over the semiconductor die are then connected to contact pads within the package. The electrical connections can be made with conductive layers, bumps, stud bumps, conductive paste, or wirebonds. An encapsulant or other molding material is deposited over the package to provide physical support and electrical isolation. The finished package is then inserted into an electrical system and the functionality of the semiconductor device is made available to the other system components.
[0012] The electrical interconnection of the active and passive electrical components requires formation of electrical interconnect structures, such as trace lines, RDL, and external contact pads. The formation of active and passive electrical components, as well as the electrical interconnect structures, utilizes a photolithographic process which requires certain areas of the semiconductor wafer to be masked off using a photoresist material to perform the semiconductor manufacturing operation in the desired area, as described in
[0013]
[0014] In
[0015] In
[0016] In
[0017] After spreading photoresist material 148 in
[0018] In
[0019] Alternatively, the gas purge and inner cup rinse may continue for at least a portion of the main RPM cycle. In this case, defective material or contamination 158 continues to pass out through rinse outlet 156 during the main RPM by nature of the gas purge prior to the main RPM and during the main RPM.
[0020] In
[0021] In
[0022]
[0023]
[0024] An electrically conductive layer 212 is formed over active surface 210 using PVD, CVD, electrolytic plating, electroless plating process, or other suitable metal deposition process. Conductive layer 212 can be one or more layers of aluminum (Al), copper (Cu), tin (Sn), nickel (Ni), gold (Au), silver (Ag), or other suitable electrically conductive material. Conductive layer 212 operates as contact pads electrically connected to the circuits on active surface 210.
[0025] An electrically conductive bump material is deposited over conductive layer 212 using an evaporation, electrolytic plating, electroless plating, ball drop, or screen printing process. The bump material can be Al, Sn, Ni, Au, Ag, Pb, Bi, Cu, solder, and combinations thereof, with an optional flux solution. For example, the bump material can be eutectic Sn/Pb, high-lead solder, or lead-free solder. The bump material is bonded to conductive layer 212 using a suitable attachment or bonding process. In one embodiment, the bump material is reflowed by heating the material above its melting point to form balls or bumps 214. In one embodiment, bump 214 is formed over an under bump metallization (UBM) having a wetting layer, barrier layer, and adhesive layer. Bump 214 can also be compression bonded or thermocompression bonded to conductive layer 212. Bump 214 represents one type of interconnect structure that can be formed over conductive layer 212. The interconnect structure can also use bond wires, conductive paste, stud bump, micro bump, or other electrical interconnect.
[0026] In
[0027] While one or more embodiments of the present invention have been illustrated in detail, the skilled artisan will appreciate that modifications and adaptations to those embodiments may be made without departing from the scope of the present invention as set forth in the following claims.