Power amplifier circuit
11588442 · 2023-02-21
Assignee
Inventors
Cpc classification
H03F2200/387
ELECTRICITY
H03F2200/516
ELECTRICITY
H03F2200/411
ELECTRICITY
H03F2200/102
ELECTRICITY
H03F2200/391
ELECTRICITY
International classification
H03F1/30
ELECTRICITY
Abstract
A power amplifier circuit includes a first power supply terminal electrically connected to a first power amplifier; a second power supply terminal electrically connected to a second power amplifier subsequent to the first power amplifier; a first external power supply line configured to electrically connect a power supply circuit configured to output a power supply potential corresponding to an amplitude level of a high-frequency input signal and the first power supply terminal; and a second external power supply line configured to electrically connect the power supply circuit and the second power supply terminal. An inductance value of the first external power supply line is higher than an inductance value of the second external power supply line.
Claims
1. A power amplifier circuit comprising: a plurality of power amplifiers connected in multiple stages, and configured to amplify a high-frequency input signal and to output an amplified high-frequency output signal; a first power supply terminal electrically connected to a first power amplifier of the plurality of power amplifiers; a second power supply terminal electrically connected to a second power amplifier of the plurality of power amplifiers, the second power amplifier being subsequent to the first power amplifier; a first external power supply line configured to electrically connect a power supply circuit to the first power supply terminal, the power supply circuit being configured to output a power supply potential corresponding to an amplitude level of the high-frequency input signal; and a second external power supply line configured to electrically connect the power supply circuit to the second power supply terminal, wherein an inductance value of the first external power supply line is greater than an inductance value of the second external power supply line, or wherein a width of the first external power supply line is narrower than a width of the second external power supply line.
2. The power amplifier circuit according to claim 1, wherein the inductance value of the first external power supply line is greater than the inductance value of the second external power supply line.
3. The power amplifier circuit according to claim 1, wherein the width of the first external power supply line is narrower than the width of the second external power supply line.
4. The power amplifier circuit according to claim 1, wherein: the inductance value of the first external power supply line is greater than the inductance value of the second external power supply line, and the width of the first external power supply line is narrower than the width of the second external power supply line.
5. The power amplifier circuit according to claim 1, wherein a length of the first external power supply line is longer than a length of the second external power supply line.
6. The power amplifier circuit according to claim 2, wherein a length of the first external power supply line is longer than a length of the second external power supply line.
7. The power amplifier circuit according to claim 1, wherein: the inductance value of the first external power supply line is greater than the inductance value of the second external power supply line, and a length of the first external power supply line is longer than a length of the second external power supply line.
8. A power amplifier circuit comprising: a plurality of power amplifiers connected in multiple stages, and configured to amplify a high-frequency input signal and to output an amplified high-frequency output signal; a power supply terminal configured to receive a power supply potential, the power supply potential corresponding to an amplitude level of the high-frequency input signal; a first internal power supply line configured to electrically connect a first power amplifier of the plurality of power amplifiers to the power supply terminal; and a second internal power supply line configured to electrically connect a second power amplifier of the plurality of power amplifiers to the power supply terminal, the second power amplifier being subsequent to the first power amplifier, wherein an inductance value of the first internal power supply line is greater than an inductance value of the second internal power supply line, or wherein a width of the first internal power supply line is narrower than a width of the second internal power supply line.
9. The power amplifier circuit according to claim 8, wherein the inductance value of the first internal power supply line is greater than the inductance value of the second internal power supply line.
10. The power amplifier circuit according to claim 8, wherein the width of the first internal power supply line is narrower than the width of the second internal power supply line.
11. The power amplifier circuit according to claim 8, wherein: the inductance value of the first internal power supply line is greater than the inductance value of the second internal power supply line, and the width of the first internal power supply line is narrower than the width of the second internal power supply line.
12. The power amplifier circuit according to claim 8, wherein a length of the first internal power supply line is longer than a length of the second internal power supply line.
13. The power amplifier circuit according to claim 8, wherein: the inductance value of the first internal power supply line is greater than the inductance value of the second internal power supply line, and a length of the first internal power supply line is longer than a length of the second internal power supply line.
14. The power amplifier circuit according to claim 8, further comprising: an inductor in the first internal power supply line.
15. The power amplifier circuit according to claim 8, wherein: the inductance value of the first internal power supply line is greater than the inductance value of the second internal power supply line, and an inductor in the first internal power supply line.
16. A power amplifier circuit comprising: a plurality of power amplifiers connected in multiple stages, and configured to amplify a high-frequency input signal and to output an amplified high-frequency output signal; a second power supply terminal configured to receive a power supply potential, the power supply potential corresponding to an amplitude level of the high-frequency input signal; a second internal power supply line having a first end electrically connected to the second power supply terminal, and a second end electrically connected to a second power amplifier of the plurality of power amplifiers; a first internal power supply line having a first end electrically connected to the second end of the second internal power supply line, and a second end electrically connected to a first power amplifier of the plurality of power amplifiers, the second power amplifier being subsequent to the first power amplifier; a first power supply terminal configured to receive the power supply potential; and a capacitor electrically connected between the first power supply terminal and the second end of the first internal power supply line.
Description
BRIEF DESCRIPTION OF THE SEVERAL VIEWS OF THE DRAWINGS
(1)
(2)
(3)
(4)
(5)
(6)
(7)
(8)
(9)
(10)
(11)
(12)
(13)
(14)
(15)
(16)
DETAILED DESCRIPTION
(17) Embodiments of a power amplifier circuit according to the present disclosure will be described in detail below with reference to the drawings. Note that the present disclosure is not to be limited by these embodiments. Each embodiment is merely illustrative, and it goes without saying that configurations described in different embodiments can be partially replaced or combined. In second and subsequent embodiments, a description of things in common with a first embodiment is omitted, and only respects in which the second and subsequent embodiments differ from the first embodiment will be described. In particular, similar function effects achieved by similar configurations are not repeatedly described in each embodiment.
First Embodiment
(18) Although a first embodiment will be described below, a comparative example will be described first to facilitate understanding of the first embodiment.
Comparative Example
(19)
(20) As illustrated in
(21) The baseband circuit 101 modulates an input signal S.sub.IN, such as voice or data, in accordance with a modulation scheme for high speed uplink packet access (HSUPA), LTE, or the like and outputs a modulated signal S.sub.IQ. The modulated signal S.sub.IQ is an IQ signal (an in-phase (I) signal and a quadrature (Q) signal) whose amplitude and phase are represented in an IQ plane.
(22) The RF circuit 102 outputs a high-frequency input signal RF.sub.IN in accordance with the modulated signal S.sub.IQ output from the baseband circuit 101. Furthermore, the RF circuit 102 detects an amplitude level of the modulated signal S.sub.IQ in accordance with the modulated signal S.sub.IQ. Then, the RF circuit 102 outputs, to the power supply circuit 103, a control signal S.sub.CTRL that controls the power supply circuit 103 so that a power supply potential V.sub.CC to be supplied to the power amplifier circuit 104 reaches a level corresponding to an amplitude level of the high-frequency input signal RF.sub.IN. Specifically, the RF circuit 102 outputs, to the power supply circuit 103, the control signal S.sub.CTRL that controls the power supply circuit 103 so that the power supply potential V.sub.CC reaches a level corresponding to an envelope of the high-frequency input signal RF.sub.IN. In other words, the RF circuit 102 outputs the control signal S.sub.CTRL for performing envelope tracking to the power supply circuit 103.
(23) Incidentally, in the RF circuit 102, direct conversion from the modulated signal S.sub.IQ to the high-frequency input signal RF.sub.IN is not performed, the modulated signal S.sub.IQ is converted to an intermediate frequency (IF) signal, and the high-frequency input signal RF.sub.IN may be generated from the IF signal.
(24) The power supply circuit 103 is an envelope tracking power supply circuit that generates a power supply potential V.sub.CC having a level corresponding to the control signal S.sub.CTRL output from the RF circuit 102, that is, a power supply potential V.sub.CC having a level corresponding to the envelope of the high-frequency input signal RF.sub.IN and outputs the power supply potential V.sub.CC to the power amplifier circuit 104. The power supply circuit 103 can be constituted, for example, by a direct current to direct current (DC-DC) converter that generates a power supply potential V.sub.CC having a level corresponding to the control signal S.sub.CTRL from an input voltage.
(25) The power amplifier circuit 104 amplifies the power of the high-frequency input signal RF.sub.IN output from the RF circuit 102 to a level suitable to transmit the high-frequency input signal RF.sub.IN to the base station. Subsequently, the power amplifier circuit 104 outputs an amplified high-frequency output signal RF.sub.OUT to the front-end circuit 105.
(26) The front-end circuit 105 performs filtering on the high-frequency output signal RF.sub.OUT, switching between the high-frequency output signal RF.sub.OUT and a reception signal received from the base station, and so forth. The high-frequency output signal RF.sub.OUT output from the front-end circuit 105 is transmitted to the base station through the antenna 106.
(27)
(28) Furthermore, although the power amplifier circuit 104 includes two stages of power amplifiers that are the first power amplifier 11 and the second power amplifier 12, the present disclosure is not limited to this. The power amplifier circuit 104 may include three or more stages of power amplifiers. For example, the power amplifier circuit 104 may further include one or more power amplifiers inserted between the first power amplifier 11 and the second power amplifier 12.
(29) The first power amplifier 11 may be referred to as a first stage or drive stage. The second power amplifier 12 may be referred to as a final stage or power stage.
(30)
(31) In the present disclosure, although a transistor is a bipolar transistor, the present disclosure is not limited to this. Although, as an example of the bipolar transistor, a heterojunction bipolar transistor (HBT) is given, the present disclosure is not limited to this. The transistor may be, for example, a field-effect transistor (FET). The transistor may be a multi-finger transistor including a plurality of unit transistors (also referred to as fingers) electrically connected in parallel. A unit transistor refers to a minimum component constituting the transistor.
(32) An emitter of the transistor 111 is electrically connected to a reference potential. Although, as an example of the reference potential, a ground potential is given, the present disclosure is not limited to this.
(33) A collector of the transistor 111 is electrically connected to one end of the inductor 113. The power supply potential V.sub.CC is input to the other end of the inductor 113. The inductor 113 supplies the power of the power supply potential V.sub.CC to the collector of the transistor 111. A collector current flows from the power supply potential V.sub.CC to the collector of the transistor 111 through the inductor 113.
(34) Assume that the inductor 113 has a sufficiently high impedance for a frequency band of the high-frequency input signal RF.sub.IN. That is, in considering the frequency band of the high-frequency input signal RF.sub.IN, the impedance of the inductor 113 is negligible. Furthermore, the inductor 113 keeps the high-frequency input signal RF.sub.IN from coupling to the power supply circuit 103. In other words, the inductor 113 serves as a choke inductor.
(35) The high-frequency input signal RF.sub.IN is input to a base of the transistor 111 through the capacitor 112. Furthermore, a bias current I.sub.BIAS is input to the base of the transistor 111.
(36) In the transistor 111, an electrical bias state is set by the bias current I.sub.BIAS. The transistor 111 outputs, from the collector to the second power amplifier 12, a high-frequency signal RF.sub.M obtained by performing power amplification on the high-frequency input signal RF.sub.IN.
(37) A circuit configuration of the second power amplifier 12 is similar to that of the first power amplifier 11, and illustration and description thereof are thus omitted.
(38) Referring back to
(39) The high-frequency signal RF.sub.M is input from the first power amplifier 11 to the second power amplifier 12. One end of a second internal power supply line 14 is electrically connected to a second power supply terminal 24. The other end of the second internal power supply line 14 is electrically connected to the second power amplifier 12. The power supply potential V.sub.CC is input to the second power amplifier 12 through the second power supply terminal 24 and the second internal power supply line 14. One end of a capacitor 16 is electrically connected to the second power amplifier 12. The other end of the capacitor 16 is electrically connected to the reference potential. The second power amplifier 12 outputs the amplified high-frequency output signal RF.sub.OUT to the front-end circuit 105 through a high-frequency signal output terminal 22.
(40) The power supply circuit 103 is electrically connected to the first power supply terminal 23 and the second power supply terminal 24 using an external power supply line 121. One end of the external power supply line 121 is electrically connected to the power supply circuit 103. On another end side of the external power supply line 121, a division has been made into a first external power supply line 121b and a second external power supply line 121c at a branch portion 121a. A tip portion of the first external power supply line 121b is electrically connected to the first power supply terminal 23. A tip portion of the second external power supply line 121c is electrically connected to the second power supply terminal 24.
(41) In the present disclosure, although the first external power supply line 121b and the second external power supply line 121c are integrally formed, the present disclosure is not limited to this. The first external power supply line 121b and the second external power supply line 121c may be separately formed and connected together. Furthermore, the first external power supply line 121b and the second external power supply line 121c do not have to be connected together. In other words, each of the other end portion of the first external power supply line 121b and the other end portion of the second external power supply line 121c may be directly connected to the power supply circuit 103.
(42)
(43) On the substrate 131, the external power supply line 121 is formed. The external power supply line 121 is divided into the first external power supply line 121b and the second external power supply line 121c at the branch portion 121a.
(44) On a lower surface of the power amplifier circuit 104 (a surface opposite to the substrate 131), the first power supply terminal 23 and the second power supply terminal 24 are provided. The first power supply terminal 23 is electrically connected to the first external power supply line 121b. The second power supply terminal 24 is electrically connected to the second external power supply line 121c.
(45) The width of the first external power supply line 121b and the width of the second external power supply line 121c are substantially the same. Furthermore, the length of the first external power supply line 121b and the length of the second external power supply line 121c are substantially the same. Hence, an inductance value of the first external power supply line 121b and an inductance value of the second external power supply line 121c are substantially the same.
(46) In
(47)
(48) The inductor L.sub.1 corresponds to an inductance component of the first external power supply line 121b. The resistor R.sub.1 corresponds to a resistance component (corresponding to a collector-emitter resistance component during operation, which is a value obtained by dividing a voltage supplied to the collector by a current consumed by the collector) of the transistor 111 (see
(49) The inductor L.sub.2 corresponds to an inductance component of the second external power supply line 121c. The resistor R.sub.2 corresponds to a resistance component (corresponding to a collector-emitter resistance component during operation, which is a value obtained by dividing a voltage supplied to a collector by a current consumed by the collector) of a transistor in the second power amplifier 12 as seen from the power supply circuit 103 side. The capacitor C.sub.2 corresponds to the capacitor 16.
(50) As described above with reference to
(51) In general, in power amplifiers connected in multiple stages, the size of a subsequent-stage power amplifier is larger than that of a previous-stage power amplifier. In other words, the number of fingers of the subsequent-stage second power amplifier 12 is larger than that of the previous-stage first power amplifier 11. Hence, a resistance value of the resistor R.sub.1 is higher than a resistance value of the resistor R.sub.2. Although it is exemplified that the resistance value of the resistor R.sub.1 is about 20Ω (ohms), the present disclosure is not limited to this. Although it is exemplified that the resistance value of the resistor R.sub.2 is about 4Ω, the present disclosure is not limited to this. Here, the resistance value of the resistor R.sub.1 is about five times the resistance value of the resistor R.sub.2.
(52) An impedance value of the capacitor C.sub.1 is set to a value corresponding to the resistance value of the resistor R.sub.1. Similarly, an impedance value of the capacitor C.sub.2 is set to a value corresponding to the resistance value of the resistor R.sub.2. Hence, the impedance value of the capacitor C.sub.1 is higher than the impedance value of the capacitor C.sub.2. In other words, an electrostatic capacitance value of the capacitor C.sub.1 is lower than an electrostatic capacitance value of the capacitor C.sub.2. Since the resistance value of the resistor R.sub.1 is about five times the resistance value of the resistor R.sub.2, it is exemplified that the impedance value of the capacitor C.sub.1 is about five times the impedance value of the capacitor C.sub.2. In other words, it is exemplified that the electrostatic capacitance value of the capacitor C.sub.1 is about one fifth the electrostatic capacitance value of the capacitor C.sub.2. For example, it is exemplified that the electrostatic capacitance value of the capacitor C.sub.1 is about 12 pF (picofarads). It is exemplified that the electrostatic capacitance value of the capacitor C.sub.2 is about 60 pF.
(53)
(54) In
(55) In
(56) Thus, in a range of about 100 MHz or more in which a frequency of the power supply potential V.sub.CC is asked to be in the 5G, a phase difference between the phase of the collector potential of the first power amplifier 11 and the phase of the collector potential of the second power amplifier 12 increases.
(57) The phase of the collector potential of the first power amplifier 11 and the phase of the collector potential of the second power amplifier 12 do not coincide with each other, thereby resulting in the occurrence of distortion in the high-frequency output signal RF.sub.OUT.
(58) For example, the case is discussed where the power supply circuit 103 controls the phase of the power supply potential V.sub.CC so that the phase of the high-frequency input signal RF.sub.IN and the phase of a collector potential of the transistor 111 in the first power amplifier 11 coincide with each other. In this case, the phases of a base potential and the collector potential of the transistor 111 in the first power amplifier 11 coincide with each other, and thus no distortion occur in the high-frequency signal RF.sub.M. However, the phase of the high-frequency signal RF.sub.M and the phase of a collector potential of the transistor in the second power amplifier 12 do not coincide with each other. In other words, the phases of a base potential and the collector potential of the transistor in the second power amplifier 12 do not coincide with each other, and thus distortion occurs in the high-frequency output signal RF.sub.OUT.
(59) Furthermore, for example, the case is discussed where the power supply circuit 103 controls the phase of the power supply potential V.sub.CC so that the phase of the high-frequency signal RF.sub.M and the phase of the collector potential of the transistor in the second power amplifier 12 coincide with each other. In this case, the phase of the high-frequency input signal RF.sub.IN and the phase of the collector potential of the transistor 111 in the first power amplifier 11 do not coincide with each other. In other words, the phases of the base potential and the collector potential of the transistor 111 in the first power amplifier 11 do not coincide with each other, and thus distortion occurs not only in the high-frequency signal RF.sub.M but also in the high-frequency output signal RF.sub.OUT.
First Embodiment
(60)
(61) Of components in a power amplifier circuit 1, components that are the same as those in the power amplifier circuit 104 according to the comparative example are denoted by the same reference numerals, and a description thereof is omitted. Although the power amplifier circuit 1 may be implemented by a hybrid integrated circuit (which may be referred to as a module) in which a plurality of components (semiconductor integrated circuits and so forth) are mounted on one substrate, the present disclosure is not limited to this.
(62) Although the power amplifier circuit 1 includes two stages of power amplifiers that are the first power amplifier 11 and the second power amplifier 12, the present disclosure is not limited to this. The power amplifier circuit 1 may include three or more stages of power amplifiers. For example, the power amplifier circuit 1 may further include one or more power amplifiers inserted between the first power amplifier 11 and the second power amplifier 12.
(63) The power supply circuit 103 is electrically connected to the first power supply terminal 23 and the second power supply terminal 24 using an external power supply line 31. One end of the external power supply line 31 is electrically connected to the power supply circuit 103. The external power supply line 31 is divided into a first external power supply line 31b and a second external power supply line 31c at a branch portion 31a. A tip portion of the first external power supply line 31b is electrically connected to the first power supply terminal 23. A tip portion of the second external power supply line 31c is electrically connected to the second power supply terminal 24.
(64) In this embodiment, although the first external power supply line 31b and the second external power supply line 31c are integrally formed, the present disclosure is not limited to this. The first external power supply line 31b and the second external power supply line 31c may be separately formed and connected together. Furthermore, the first external power supply line 31b and the second external power supply line 31c do not have to be connected together. In other words, each of the other end portion of the first external power supply line 31b and the other end portion of the second external power supply line 31c may be directly connected to the power supply circuit 103.
(65)
(66) On the substrate 131, the external power supply line 31 is formed. The external power supply line 31 is divided into the first external power supply line 31b and the second external power supply line 31c at the branch portion 31a.
(67) On a lower surface of the power amplifier circuit 1 (a surface opposite to the substrate 131), the first power supply terminal 23 and the second power supply terminal 24 are provided. The first power supply terminal 23 is electrically connected to the first external power supply line 31b. The second power supply terminal 24 is electrically connected to the second external power supply line 31c.
(68) The width of the first external power supply line 31b is narrower than the width of the second external power supply line 31c. Furthermore, the length of the first external power supply line 31b is longer than the length of the second external power supply line 31c. Hence, an inductance value of the first external power supply line 31b is higher than an inductance value of the second external power supply line 31c.
(69) In general, in power amplifiers connected in multiple stages, the size of a subsequent-stage power amplifier is larger than that of a previous-stage power amplifier. In other words, a collector current of the subsequent-stage second power amplifier 12 is higher than that of the previous-stage first power amplifier 11. Hence, it is desirable to reduce the inductance value of the second external power supply line 31c as much as possible to reduce power loss in the second power amplifier 12. In other words, it is desirable to increase the width of the second external power supply line 31c as much as possible and to reduce the length of the second external power supply line 31c as much as possible.
(70) An equivalent circuit of the power amplifier circuit 1 is the same as the equivalent circuit of the power amplifier circuit 104 (see
(71) An inductance value of the inductor L.sub.1 is set to a value higher than an inductance value of the inductor L.sub.2. Although it is exemplified that the inductance value of the inductor L.sub.1 is set in accordance with a ratio of a resistance value of the resistor R.sub.1 to a resistance value of the resistor R.sub.2, and the inductance value of the inductor L.sub.2, the present disclosure is not limited to this. For example, it is exemplified that the inductance value of the inductor L.sub.1 is set to the product of a ratio of the resistance value of the resistor R.sub.1 to the resistance value of the resistor R.sub.2 and the inductance value of the inductor L.sub.2. Here, the ratio of the resistance value of the resistor R.sub.1 to the resistance value of the resistor R.sub.2 is about five times. Hence, it is exemplified that the inductance value of the inductor L.sub.1 is set to about five times the inductance value of the inductor L.sub.2. For example, it is exemplified that, if the inductance value of the inductor L.sub.2 is about 2 nH, the inductance value of the inductor L.sub.1 is set to about 10 nH.
(72)
(73) In
(74) In
SUMMARY
(75) The power amplifier circuit 1 can reduce a phase difference between the phase of a collector potential of the transistor 111 in the first power amplifier 11 and the phase of a collector potential of the transistor in the second power amplifier 12. Thus, the power amplifier circuit 1 can reduce the possibility that distortion may occur in the high-frequency output signal RF.sub.OUT.
(76) For example, the case is discussed where the power supply circuit 103 controls the phase of the power supply potential V.sub.CC so that the phase of the high-frequency input signal RF.sub.IN and the phase of the collector potential of the transistor 111 in the first power amplifier 11 coincide with each other. In this case, the phases of a base potential and the collector potential of the transistor 111 in the first power amplifier 11 coincide with each other, and thus the possibility is reduced that distortion may occur in the high-frequency signal RF.sub.M. Furthermore, the phase of the high-frequency signal RF.sub.M and the phase of the collector potential of the transistor in the second power amplifier 12 coincide with each other. In other words, the phases of a base potential and the collector potential of the transistor in the second power amplifier 12 coincide with each other, and thus the possibility is reduced that distortion may occur in the high-frequency output signal RF.sub.OUT.
Second Embodiment
(77)
(78) Of components in a power amplifier circuit 2, components that are the same as those in the power amplifier circuit 1 according to the first embodiment or the power amplifier circuit 104 according to the comparative example are denoted by the same reference numerals, and a description thereof is omitted. Although the power amplifier circuit 2 may be implemented by a hybrid integrated circuit (which may be referred to as a module) in which a plurality of components (semiconductor integrated circuits and so forth) are mounted on one substrate, the present disclosure is not limited to this.
(79) The power supply circuit 103 is electrically connected to a power supply terminal 25 using an external power supply line 32.
(80) One end of a first internal power supply line 17 is electrically connected to the power supply terminal 25. The other end of the first internal power supply line 17 is electrically connected to the first power amplifier 11 (the other end of the inductor 113 (see
(81) An equivalent circuit of the power amplifier circuit 2 is the same as the equivalent circuit of the power amplifier circuit 104 (see
(82) In general, in power amplifiers connected in multiple stages, the size of a subsequent-stage power amplifier is larger than that of a previous-stage power amplifier. In other words, a collector current of the final-stage second power amplifier 12 is higher than that of the first-stage first power amplifier 11. Hence, it is desirable to reduce an inductance value of the second internal power supply line 18 as much as possible to reduce power loss in the second power amplifier 12. In other words, it is desirable to increase the width of the second internal power supply line 18 as much as possible and to reduce the length of the second internal power supply line 18 as much as possible.
(83) An inductance value of the first internal power supply line 17 is set to a value higher than the inductance value of the second internal power supply line 18. Although it is exemplified that the inductance value of the first internal power supply line 17 is set in accordance with a ratio of a resistance value of the resistor R.sub.1 to a resistance value of the resistor R.sub.2, and the inductance value of the second internal power supply line 18, the present disclosure is not limited to this. For example, it is exemplified that the inductance value of the first internal power supply line 17 is set to the product of a ratio of the resistance value of the resistor R.sub.1 to the resistance value of the resistor R.sub.2 and the inductance value of the second internal power supply line 18. Here, the ratio of the resistance value of the resistor R.sub.1 to the resistance value of the resistor R.sub.2 is about five times. Hence, it is exemplified that the inductance value of the first internal power supply line 17 is set to about five times the inductance value of the second internal power supply line 18. For example, it is exemplified that, if the inductance value of the second internal power supply line 18 is about 2 nH, the inductance value of the first internal power supply line 17 is set to about 10 nH.
(84) Various mounting methods for setting the inductance value of the first internal power supply line 17 to a value higher than the inductance value of the second internal power supply line 18 are conceivable. For example, it is considered that the width of the first internal power supply line 17 is made narrower than that of the second internal power supply line 18. Furthermore, it is considered that the length of the first internal power supply line 17 is made longer than that of the second internal power supply line 18.
(85)
(86) Furthermore, an inductor (component) may be inserted in the first internal power supply line 17.
(87)
(88) The power amplifier circuit 2 according to the second embodiment achieves the same effect as the power amplifier circuit 1 according to the first embodiment.
Third Embodiment
(89)
(90) Of components in a power amplifier circuit 3, components that are the same as those in the power amplifier circuit 1 according to the first embodiment, the power amplifier circuit 2 according to the second embodiment, or the power amplifier circuit 104 according to the comparative example are denoted by the same reference numerals, and a description thereof is omitted. Although the power amplifier circuit 3 may be implemented by a hybrid integrated circuit (which may be referred to as a module) in which a plurality of components (semiconductor integrated circuits and so forth) are mounted on one substrate, the present disclosure is not limited to this.
(91) The power supply circuit 103 is electrically connected to the first power supply terminal 23 and the second power supply terminal 24 using the external power supply line 121. One end of the external power supply line 121 is electrically connected to the power supply circuit 103. On another end side of the external power supply line 121, a division has been made into the first external power supply line 121b and the second external power supply line 121c at the branch portion 121a. A tip portion of the first external power supply line 121b is electrically connected to the first power supply terminal 23. A tip portion of the second external power supply line 121c is electrically connected to the second power supply terminal 24.
(92) One end of a second internal power supply line 52 is electrically connected to the second power supply terminal 24. The other end of the second internal power supply line 52 is electrically connected to the second power amplifier 12. One end of the capacitor 16 is electrically connected to the second power amplifier 12.
(93) In general, in power amplifiers connected in multiple stages, the size of a subsequent-stage power amplifier is larger than that of a previous-stage power amplifier. In other words, a collector current of the subsequent-stage second power amplifier 12 is higher than that of the previous-stage first power amplifier 11. Hence, it is desirable to reduce an inductance value of the second internal power supply line 52 as much as possible to reduce power loss in the second power amplifier 12. In other words, it is desirable to increase the width of the second internal power supply line 52 as much as possible and to reduce the length of the second internal power supply line 52 as much as possible.
(94) One end of a first internal power supply line 51 is electrically connected to the other end of the second internal power supply line 52. The other end of the first internal power supply line 51 is electrically connected to the first power amplifier 11 (the other end of the inductor 113 (see
(95) It is exemplified that an inductance value of the first internal power supply line 51 is set to a value that causes a delay corresponding to a phase difference between the waveform 143 and the waveform 144 illustrated in
(96) Incidentally, the inductance value of the first internal power supply line 51 exceeds a design value (set value) and becomes too high in actuality, and there is a possibility that the phase of a collector potential of the transistor 111 in the first power amplifier 11 may actually lag behind the phase of a collector potential of the transistor in the second power amplifier 12. Thus, the power amplifier circuit 3 desirably further includes a capacitor 53 between the first power amplifier 11 (the other end of the inductor 113 (see
(97)
(98) The inductor L.sub.2 corresponds to an inductance component of the second internal power supply line 52. The inductor L.sub.1 corresponds to an inductance component of the first internal power supply line 51. The capacitor C.sub.3 corresponds to the capacitor 53.
(99) The power supply potential V.sub.CC is not only transmitted to the resistor R.sub.1 (corresponding to the first power amplifier 11) through the inductor L.sub.2 and L.sub.1 but also transmitted (fed forward) to the resistor R.sub.1 through the capacitor C.sub.3.
(100) In the power amplifier circuit 3, the one end of the first internal power supply line 51 is electrically connected to the other end of the second internal power supply line 52, thereby making it possible to reduce a phase difference between the phase of the collector potential of the transistor 111 in the first power amplifier 11 and the phase of the collector potential of the transistor in the second power amplifier 12. Hence, the power amplifier circuit 3 can reduce the possibility that distortion may occur in the high-frequency output signal RF.sub.OUT.
(101) The power amplifier circuit 3 further includes the capacitor C.sub.3 and thereby can adjust the phase of the collector potential of the transistor 111 in the first power amplifier 11. Thus, the power amplifier circuit 3 can reduce further a phase difference between the phase of the collector potential of the transistor 111 in the first power amplifier 11 and the phase of the collector potential of the transistor in the second power amplifier 12. Hence, the power amplifier circuit 3 can reduce further the possibility that distortion may occur in the high-frequency output signal RF.sub.OUT.
(102) The above-described embodiments are intended to facilitate understanding of the present disclosure but are not intended for a limited interpretation of the present disclosure. The present disclosure can be changed or improved without departing from the gist thereof and encompasses equivalents thereof.
(103) While embodiments of the disclosure have been described above, it is to be understood that variations and modifications will be apparent to those skilled in the art without departing from the scope and spirit of the disclosure. The scope of the disclosure, therefore, is to be determined solely by the following claims.