Optical Circuit Wafer
20220357532 · 2022-11-10
Inventors
Cpc classification
G01R31/2886
PHYSICS
International classification
Abstract
An embodiment optical circuit wafer includes a plurality of unit sections formed on a wafer. The plurality of unit sections are formed in each of first dies, second dies, and third dies. Further, each of the plurality of unit sections includes electrical pads formed in a common layout. Further, each of the plurality of unit sections includes optical input/output ports formed in a common layout. The input/output ports are, for example, grating couplers. Further, each of the plurality of unit sections includes optical circuits. The optical circuits have different circuit structures from one another.
Claims
1.-7. (canceled)
8. An optical circuit wafer comprising: a plurality of unit sections; an electrical pad in each of the plurality of unit sections, the electrical pads having a common layout; an optical input/output port in each of the plurality of unit sections, the optical input/output ports having a common layout; and an optical circuit in each of the plurality of unit sections.
9. The optical circuit wafer of claim 8, wherein the electrical pad and the optical input/output port are arranged around the optical circuit in each of the plurality of unit sections.
10. The optical circuit wafer of claim 8, wherein the plurality of unit sections are arranged at equal intervals.
11. The optical circuit wafer of claim 8 further comprising: a reflection portion optically connected to the optical input/output port in each of the plurality of unit sections.
12. The optical circuit wafer of claim 8 further comprising: a photodiode optically connected to the optical input/output port in each of the plurality of unit sections.
13. The optical circuit wafer of claim 8, wherein the optical input/output port is one of a plurality of optical input/output ports in each of the plurality of unit sections, and any two of the optical input/output ports are optically connected to each other.
14. The optical circuit wafer of claim 8, wherein the optical input/output port in each of the plurality of unit sections is a grating coupler.
15. An optical circuit wafer comprising: a first die section comprising a first optical circuit, first electrical pads, and first optical input/output ports; and a second die section comprising a second optical circuit, second electrical pads, and second optical input/output ports, wherein the first die section has the same size as the second die section, wherein the first optical circuit has a different circuit structure from the second optical circuit, wherein the first electrical pads have the same relative positions in the first die section as the second electrical pads have in the second die section, and wherein the first optical input/output ports have the same relative positions in the first die section as the second optical input/output ports have in the second die section.
16. The optical circuit wafer of claim 15, wherein the first electrical pads have the same relative sizes in the first die section as the second electrical pads have in the second die section.
17. The optical circuit wafer of claim 15, wherein the first electrical pads have the same relative pitches in the first die section as the second electrical pads have in the second die section.
18. The optical circuit wafer of claim 15, wherein the first electrical pads and the second electrical pads are arranged in a first direction, and the first optical input/output ports and the second optical input/output ports are arranged in a second direction, the second direction different from the first direction.
19. A method comprising: forming a first optical circuit and a second optical circuit on a wafer, the first optical circuit having a different circuit structure from the second optical circuit; forming first electrical pads and first optical input/output ports for the first optical circuit; and forming second electrical pads and second optical input/output ports for the second optical circuit, the first electrical pads and the second electrical pads having a common layout, the first optical input/output ports and the second optical input/output ports having a common layout.
20. The method of claim 19, wherein the first optical circuit is formed in a first unit area that is exposed in a first lithography process, and the second optical circuit is formed in a second unit area that is exposed in a second lithography process.
21. The method of claim 19 further comprising: connecting one of the first optical input/output ports to one of the second optical input/output ports.
22. The method of claim 19 further comprising: testing the first optical circuit with a wafer prober; and testing the second optical circuit with the wafer prober, wherein a contact position for the wafer prober when testing the first optical circuit is the same as the contact position for the wafer prober when testing the second optical circuit.
Description
BRIEF DESCRIPTION OF THE DRAWINGS
[0022]
[0023]
[0024]
[0025]
[0026]
[0027]
[0028]
[0029]
[0030]
[0031]
[0032]
[0033]
[0034]
[0035]
[0036]
[0037]
DETAILED DESCRIPTION OF ILLUSTRATIVE EMBODIMENTS
[0038] An optical circuit wafer according to an embodiment of the present invention will now be described with reference to
[0039] This optical circuit wafer includes a plurality of unit sections 102a, 103a, and 104a formed on a wafer 101. Further, each of the plurality of unit sections 102a, 103a, and 104a includes electrical pads 106 formed in a common layout. In other words, the arrangement and the number of the electrical pads 106 are common for each of the plurality of unit sections 102a, 103a, and 104a.
[0040] Further, each of the plurality of unit sections 102a, 103a, and 104a includes optical input/output ports 107 formed in a common layout. In other words, the arrangement and the number of the optical input/output ports 107 are common for each of the plurality of unit sections 102a, 103a, and 104a. The optical input/output ports 107 are, for example, grating couplers. It is noted that the optical input/output ports 107 are not limited to the grating couplers, and any optical coupling element that has a structure of being able to be optically coupled.
[0041] Further, the plurality of unit sections 102a, 103a, and 104a include optical circuits 105a, 105b, and 105c, respectively, formed in each unit section. The optical circuits 105a, 105b, and 105c have different circuit structures from one another.
[0042] Here, in each of the plurality of unit sections 102a, 103a, and 104a, the electrical pads 106 and the optical input/output ports 107 are arranged around the optical circuits 105a, 105b, and 105c. Further, the plurality of electrical pads 106 are arranged in a row in each arrangement area. In the examples shown in
[0043] Further, the plurality of optical input/output ports 107 are arranged in a row in this arrangement area. In the examples shown in
[0044] Further, each of the unit sections 102a, the unit sections 103a, and the unit sections 104a are arranged at equal intervals. In addition, the relative positional relationship between the electrical pads 106 and the optical input/output ports is designed so that the operating range of an electrical probe by which the electrical pads 106 are contacted and the operating range of an optical probe by which the optical input/output ports are optically coupled do not interfere with each other.
[0045] It is noted that dies 102, dies 103, and dies 104, which have the same size, are formed on the wafer tot. The dies 102, the dies 103, and the dies 104 are, for example, unit areas that are exposed in one shot of a reduced projection exposure apparatus in a lithography process, which is in the middle of manufacturing. A plurality of the dies 102, a plurality of the dies 103, and a plurality of the dies 104 are formed on the wafer 101. The plurality of unit sections 102a are formed on the dies 102, and the plurality of unit sections 103a are formed on the dies 103, and the plurality of unit sections 104a are formed on the dies 104.
[0046] As shown in
[0047] Further, as for an arrangement interval (pitch) of the dies 102, the dies 103, and the dies 104 on the wafer 101, Psx is a pitch in the x-direction and Psy is a pitch in the y-direction. Further, as for pitches of the unit sections 102a within each of the dies 102, Pcx is a pitch in the x-direction and Pcy is a pitch in the y-direction. The unit sections 103a and 104a have the same pitches as those of the unit sections 102a.
[0048] For example, when the number of the unit sections 102a formed in each of the dies 102 is lx in the x-direction and ly in the y-direction, the relationship between Pcx and Psx and the relationship between Pcx and Pcy are represented by the following Expression (1) and Expression (2) respectively. This is the same for the unit sections 103a in the dies 103 and the unit sections 104a in the dies 104.
Psx=Pcx×lx, where lx is an integer (1)
Psy=Pcy×ly, where ly is an integer (2)
[0049] Further, Lc and Wc, which are the dimensions of the unit sections 102a, and Ls and Ws, each of which is the length of each side of the dies 102, are represented by the following Expressions (3) and (4).
n×Lc=Ls, where n is an integer (3)
m×Wc=Ws, where m is an integer (4)
[0050] If the conditions shown in the relationships described above are satisfied, there is no limit to the number of the unit sections in each die.
[0051] It is noted that the layout of the electrical pads 106 and the layout of the optical input/output ports 107 can also be configured as shown in
[0052] According to the above embodiment, all the electrical pads on the wafer are arranged at equal intervals on a plurality of axes (virtual axes). This is the same for the optical input/output ports. Therefore, since the optical circuit wafer according to the embodiment can contact the electrical pads and the optical input/output ports by moving an automatic wafer prober at an equal pitch, modifying the contact position each time is not needed, and this makes it possible to conduct a fully automatic test and reduce the test time.
[0053] Next, a test method of the optical circuit wafer according to the embodiment will now be described with reference to
[0054] First, as shown in
[0055] Optical alignment between each of the optical input/output ports 107 and the optical fiber array 202 are performed, for example, as shown in
[0056] Further, the optical alignment between each of the optical input/output ports 107 and the optical fiber array 202 are performed, for example, as shown in
[0057] Further, the optical alignment between each of the optical input/output ports 107 and the optical fiber array 202 can also be performed, for example, as shown in
[0058] As described in the conventional technique using
[0059] As described above, according to embodiments of the present invention, the electrical pads and the optical input/output ports are formed in the common layout in each of the plurality of unit sections formed on the wafer, and this allows the test of optical circuits to be conducted in a shorter time. According to embodiments of the present invention, the positions and the numbers of the electrical pads and the optical input/output ports in all the unit sections on the wafer are uniform and the pitches are even, which makes it possible to simplify optical alignment, shorten the time for alignment, and conduct automatic measurement by using the automatic wafer prober, and thus achieves shortened test time and reduced cost.
[0060] It is noted that the present invention is not limited to the embodiment described above, and it is clear that many modifications and combinations are feasible by those skilled in this art within the technical concept according to the present invention.
REFERENCE SIGNS LIST
[0061] 101 Wafer [0062] 102a Orientation flat [0063] 102 Die [0064] 102a Unit section [0065] 103 Die [0066] 103a Unit section [0067] 104 Die [0068] 104a Unit section [0069] 105a, 105b, 105c Optical circuit [0070] 106 Electrical pad