Circuits for power-combined power amplifier arrays
10063197 ยท 2018-08-28
Assignee
Inventors
Cpc classification
H03F2203/21142
ELECTRICITY
H03F2203/7236
ELECTRICITY
H03F2203/21106
ELECTRICITY
H03F2203/7227
ELECTRICITY
H03F2200/411
ELECTRICITY
H03F1/0277
ELECTRICITY
International classification
H03F3/68
ELECTRICITY
H03F1/22
ELECTRICITY
H03F3/72
ELECTRICITY
H03F1/02
ELECTRICITY
Abstract
Circuits for power-combined power amplifier array are provided, the circuits comprising: an input splitter coupled to an input that provides a plurality of outputs; a plurality of power amplifier unit cells, each power amplifier unit cell coupled to a corresponding output of the input splitter and each power amplifier unit cell providing an output signal at an output of the power amplifier unit cell; and a power combiner having an output, a plurality of inputs, each input coupled to the output of a corresponding power amplifier unit cell, and a plurality of C-L-C-section equivalents, each having an input connected to a corresponding one of the plurality of inputs of the power combiner and an output connected to the output of the power combiner.
Claims
1. A circuit for a power-combined power amplifier array, comprising: an input splitter, coupled to an input, that provides a plurality of outputs; a plurality of power amplifier unit cells, each power amplifier unit cell coupled to a corresponding output of the input splitter, each power amplifier unit cell providing an output signal at an output of the power amplifier unit cell, and each power amplifier unit cell being configured to turn on and off in response to a baseband signal; and a power combiner having an output, a plurality of inputs, each input coupled to the output of a corresponding power amplifier unit cell, and a plurality of C-L-C-section equivalents, each having an input connected to a corresponding one of the plurality of inputs of the power combiner and an output connected to the output of the power combiner, and each of the plurality of C-L-C section equivalents being equivalent to a sub-circuit including: a first capacitor having a first side connected to the input of the C-L-C section equivalent and having a second side connected to a voltage level; an inductor having a first side connected to the input of the C-L-C section equivalent and having a second side connected to the output of the C-L-C section equivalent; and a second capacitor having a first side connected to the output of the C-L-C section equivalent and having a second side connected to the voltage level.
2. The circuit of claim 1, wherein each C-L-C-section equivalent is a spiral conductor.
3. The circuit of claim 1, further comprising a plurality of switches each configured to control whether a corresponding one of the power amplifier unit cells is powered ON or OFF.
4. The circuit of claim 3, further comprising a digital signal processor that controls the plurality of switches.
5. The circuit of claim 1, wherein the input splitter is formed from a tree of transmission lines.
6. The circuit of claim 1, wherein the voltage level is a ground.
Description
BRIEF DESCRIPTION OF THE DRAWINGS
(1)
(2)
(3)
(4)
(5)
(6)
(7)
(8)
DETAILED DESCRIPTION
(9) Circuits for power-combined power amplifier arrays are provided. In some embodiments, these circuits include an input splitter that splits an input signal, an array of power amplifier unit cells that each receive the split input signal and provide an output signal, and a non-isolating power combiner that receive the output signals from the power amplifier unit cells and combines these signals so that a single combined output can be provided. In some embodiments, the power amplifier unit cells are selectable so that only m of the total available unit cells are powered on at a given point in time. In some embodiments, the power combiner can include an array of spiral inductors that are each connected to an output of a corresponding power amplifier unit cell on one side the inductor and to an output of the power combiner on the other side of the inductor.
(10) Turning to
(11) As illustrated, circuit 100 includes an input splitter 102, an array of power amplifier unit cells 104, 106, and 108, a non-isolating power combiner 110, switches 112, 114, and 116, a digital signal processor (DSP) 120, and a load resistor 122.
(12) As described above, input splitter 102 splits an input signal so that the input signal can be provided from a single point to the power amplifier unit cells. Input splitter 102 can be implemented in any suitable manner. For example, as described below in connection with
(13) Each of power amplifier unit cells 104, 106, and 108 amplify the signal from the input splitter when the unit cell is turned ON. Whether a unit cells is turned ON or OFF may be controlled by a signal from DSP 120 which controls switches 112, 114, and 116. Any suitable unit cells, any suitable switches, and any suitable DSP can be used. In some embodiments, DSP 120 can also be omitted when not needed and any other suitable mechanism for controlling the switches can be provided.
(14) Power combiner 110 receives the outputs of the ON unit cells, combines the outputs into a single signal, and drives load R.sub.load 122. As described below, in some embodiments, power combiner may be implemented using a set of spiral inductors. Load R.sub.load 122 can be any suitable load in some embodiments.
(15) Turning to
(16) As illustrated, circuit 200 includes an input splitter 202, an array of power amplifier unit cells 204, 206, and 208, a non-isolating power combiner 210, and a load resistor 122.
(17) Input splitter 202 splits an input signal so that the input signal can be provided from a single point to the power amplifier unit cells. Input splitter 202 can be implemented in any suitable manner. For example, as described below in connection with
(18) Each of power amplifier unit cells 204, 206, and 208 amplify the signal from the input splitter.
(19) Power combiner 210 receives the outputs of the unit cells, combines the outputs into a single signal, and drives load R.sub.load 222. As described below, in some embodiments, power combiner may be implemented using a set of spiral inductors. Load R.sub.load 222 can be any suitable load in some embodiments.
(20) Any suitable number of input splitter outputs, power amplifier unit cells, and power combiner inputs can be used in the examples of
(21) As discussed above, in some embodiments and instances, it may be desirable to turn OFF one or more of the power amplifier unit cells, while leaving other of the power amplifier unit cells ON. In order to achieve an output amplitude that is proportional to the number of power amplifier unit cells that are ON (m) (i.e., to achieve A.sub.out m), the following should be true: the total output power of the power amplifier array (P.sub.out(m)) should be equal to m.Math.P.sub.unit(m) (where P.sub.unit(m) is the output power of each of the ON power amplifier unit cells); P.sub.unit(m) should be proportional to 1/R.sub.in(m) (where R.sub.in(m) is the input resistance at the input to the combiner (assuming that the combiner presents a purely resistive impedance to the power amplifier unit-cells)); and P.sub.out(m) should be proportional to m.sup.2.
(22) Based, on this, it follows that m.Math.P.sub.unit(m) should be proportional to m.sup.2,
(23)
should be proportional to m.sup.2, and R.sub.in(m) should be proportional to
(24)
(25) In order to address these and other requirements, as shown in the example of
(26) To achieve an equivalent characteristic impedance Z.sub.0 necessary for the combiner to be implemented in CMOS back end of line (BEOL) and to achieve the behavior of a quarter-wave transmission line at the desired frequency .sub.0, the spiral inductor can be configured to achieve an inductance of L=Z.sub.0/.sub.0 and a parasitic capacitance of C.sub.p=1/(Z.sub.0.sub.0) on either side as seen in box 334 of
(27) The maximum number of elements that can be combined in a single step using the quarter-wave lumped combiner, with given values for R.sub.load and R.sub.in, is limited by the achievable self-resonant frequency (SRF) of spirals in the BEOL and layout considerations for maintaining symmetry. For example, in some embodiments, the maximum number of elements that can be combined can be found to be sixteen when the combiner is implemented in 45 nm SOI CMOS BEOL for R.sub.load=R.sub.in=50 for which Z.sub.0=200 at 45 GHz Although sixteen elements may be found to be the maximum number of elements that can be combined, in some embodiments, fewer elements than that number of elements can be combined. For example, in some embodiments, eight elements can be combined for which the spirals have a Z.sub.0=141.42 at 45 GHz. In another example, in some embodiments, twelve elements can be combined, which requires a Z.sub.0=173.2 at 45 GHz.
(28) The efficiency .sub.comb of the n-way lumped quarter-wave combiner driving R.sub.load may be expressed as:
(29)
where Q.sub.L is the inductive quality factor of the spiral, Q.sub.C is the quality factor of the parasitic capacitances of the spiral at .sub.0, and .sub.comb (the ideal impedance transformation performed by the combiner) may be expressed as:
(30)
(31) Equation (1) can also be written as follows:
(32)
where .sub.sec equals n.Math..sub.comb and is the impedance transformation performed by each spiral section in the combiner.
(33) Equations (1) and (2) assume that the currents and voltages in an ideal lossless combiner are unaffected by the resistance of the spiral being in series with the inductance of the spiral, and by the resistance of the spiral being in parallel with the capacitances of the spiral.
(34) Based on equation (2), it can be seen that the efficiency of the combiner only depends on Q.sub.L, Q.sub.C and .sub.sec.
(35) An example of the simulated and theoretical efficiencies of two eight-way combiners with Q.sub.L=12, Q.sub.C=50 and Q.sub.L=25, Q.sub.C=20 at 45 GHz in accordance with some embodiments are shown in
(36) Any suitable arrangement of the lumped quarter-wave sections can be used in some embodiments. For example, as shown in
(37) As described above, in accordance with some embodiments, one or more of the power amplifier unit cells in an array of such cells may be able to be switched OFF. In some of such embodiments, an OFF unit-cell may be configure to present a short-circuit (or near short-circuit) impedance to the corresponding combiner input. This short-circuit can then be transformed by the corresponding lumped quarter-wave section of the combiner to an open at the output of the combiner thus ensuring that no (or minimal) power is dissipated by the section of the combiner corresponding to the OFF cell. Furthermore, each ON unit-cell may see an impedance
(38)
which has the desired load modulation effect (R.sub.in(m) 1/m).
(39) Turning to
(40) The combiner is designed to have R.sub.in(8)=25 for R.sub.load=50 (.sub.comb=2, L=353 pH, C.sub.p=35.4 fF, Z.sub.0=100 at 45 GHz).
(41) Eight digital control lines (b.sub.1 520, b.sub.2 522, b.sub.3 524, b.sub.4 526, b.sub.5 528, b.sub.6 530, b.sub.7 532, and b.sub.8 534) determine the ON/OFF state of the unit-cells and thereby determine the power amplifier array's output modulation. The lengths of these digital control lines can be equalized to minimize skew in the digital control word input to the power amplifier array during modulation in some embodiments. As shown in
(42) The eight power amplifier unit-cells receive their input power via two eight-way input power splitters formed from transmission lines 536, 538, 540, 542, 544, 544, 546, and 548, and 550, 552, 554, 556, 558, 560, and 562. As shown, a three-stage design is implemented in which the two stages closest to each power amplifier unit-cell inputs (formed from transmission lines: 542, 544, 546, 548, and 538, 540; and 556, 558, 560, 562, and 552, 554) are designed in a current-splitting fashion and the stage furthest from the unit cell (formed from transmission lines 536 and 550) performs the necessary impedance transformation using a 3/4 transmission line. Transmission lines 536 and 550 should be equal in length.
(43)
(44) In some embodiments, the OFF resistance of a unit cell (R.sub.off) can be configured to match the equivalent source resistance of the ON power amplifier unit cells (e.g., 15). For example, in some embodiments, this can be done by configuring the bias voltage applied at the drain of transistor M.sub.5 (which bias voltage is illustrated in
(45) Turning to
(46) The combiner is designed to have R.sub.in(8)=50 for R.sub.load=50 (.sub.comb=1, L=500 pH, C.sub.p=25 fF, Z.sub.0=141.42 at 45 GHz). In the combiner of
(47) Unlike circuit 500 of
(48) Like in circuit 500, in circuit 700 the eight power amplifier unit-cells receive their input power via two four-way input power splitters (which together act as one eight-way input power splitter) formed from transmission lines 736, 737, 738, 740, 742, 744, 744, 746, and 748, and 750, 751, 752, 754, 756, 758, 760, and 762. As shown in
(49)
(50) The provision of the examples described herein (as well as clauses phrased as such as, e.g., including, and the like) should not be interpreted as limiting the subject matter to the specific examples; rather, the examples are intended to illustrate only some of many possible aspects.
(51) Although the invention has been described and illustrated in the foregoing illustrative embodiments, it is understood that the present disclosure has been made only by way of example, and the numerous changes in the details of implementation of the invention can be made without departing from the spirit and scope of the invention, which is only limited by the claims that follow. Features of the disclosed embodiments can be combined and rearranged in various ways.