FERROEOLECTRIC MEMORIES
20220359549 ยท 2022-11-10
Inventors
Cpc classification
H01L28/56
ELECTRICITY
International classification
Abstract
A ferroelectric memory is provided. The ferroelectric memory includes a first electrode, a second electrode opposite to the first electrode, a ferroelectric composite layer disposed between the first electrode and the second electrode, and a first insulating layer disposed on one side of the ferroelectric composite layer.
Claims
1. A ferroelectric memory, comprising: a first electrode; a second electrode opposite to the first electrode; a ferroelectric composite layer disposed between the first electrode and the second electrode; and a first insulating layer disposed on one side of the ferroelectric composite layer.
2. The ferroelectric memory as claimed in claim 1, wherein the first electrode and the second electrode comprise metal or semiconductor materials.
3. The ferroelectric memory as claimed in claim 2, wherein the ferroelectric composite layer comprises a first electrode layer, a second electrode layer, a ferroelectric layer and an antiferroelectric layer, wherein the first electrode layer is opposite to the second electrode layer, and the ferroelectric layer and the antiferroelectric layer are disposed between the first electrode layer and the second electrode layer.
4. The ferroelectric memory as claimed in claim 3, wherein the first electrode layer and the second electrode layer comprise titanium nitride.
5. The ferroelectric memory as claimed in claim 3, wherein the first electrode layer and the second electrode layer have a dominant crystallographic orientation of (220).
6. The ferroelectric memory as claimed in claim 3, wherein the ferroelectric layer and the antiferroelectric layer are arranged with one another in a perpendicular direction.
7. The ferroelectric memory as claimed in claim 3, wherein the ferroelectric layer and the antiferroelectric layer are arranged with one another in a horizontal direction.
8. The ferroelectric memory as claimed in claim 3, wherein the ferroelectric layer and the antiferroelectric layer comprise hafnium zirconium oxide (HfZrO.sub.x), hafnium silicon oxide (HfSiO.sub.x), hafnium oxide (HfO.sub.x), hafnium yttrium oxide (HfYO.sub.x), hafnium gadolinium oxide (HfGdO.sub.x), hafnium strontium oxide (HfSrO.sub.x), strontium titanium oxide (SrTiO.sub.x), strontium calcium titanate (SrCaTiO.sub.3), Ag(Nb.sub.1-xTa.sub.x)O.sub.3, barium strontium titanate (BaSrTiO.sub.3), barium titanate (BaTiO.sub.3), zirconium oxide (ZrO.sub.x) or hafnium aluminum oxide (HfAlO.sub.x).
9. The ferroelectric memory as claimed in claim 1, further comprising a second insulating layer disposed on the other side of the ferroelectric composite layer.
10. The ferroelectric memory as claimed in claim 9, wherein the first insulating layer and the second insulating layer comprise silicon oxide (SiOx), titanium oxide (TiOx), titanium oxynitride (TiON), tantalum oxide (TaOx), tantalum oxynitride (TaON), tungsten oxide (WOx), germanium oxide (GeOx), aluminum oxide (AlO.sub.x), aluminum titanium carbonitrides (AlTiCN), zinc oxide (ZnO) or zirconium oxide (ZrOx).
11. A ferroelectric memory, comprising: a substrate; a first electrode disposed in the substrate; a patterned oxide layer disposed on the substrate, exposing a part of the first electrode; a ferroelectric composite layer disposed on the exposed first electrode and located within the patterned oxide layer; a first insulating layer disposed on one side of the ferroelectric composite layer; and a second electrode disposed on the ferroelectric composite layer.
12. The ferroelectric memory as claimed in claim 11, wherein the first electrode and the second electrode comprise metal or semiconductor materials.
13. The ferroelectric memory as claimed in claim 11, wherein the ferroelectric composite layer comprises a first electrode layer, a second electrode layer and a ferroelectric layer, wherein the first electrode layer is opposite to the second electrode layer, and the ferroelectric layer is disposed between the first electrode layer and the second electrode layer.
14. The ferroelectric memory as claimed in claim 13, wherein the first electrode layer and the second electrode layer comprise titanium nitride.
15. The ferroelectric memory as claimed in claim 13, wherein the first electrode layer and the second electrode layer have a dominant crystallographic orientation of (220).
16. The ferroelectric memory as claimed in claim 13, further comprising an antiferroelectric layer disposed between the first electrode layer and the second electrode layer.
17. The ferroelectric memory as claimed in claim 16, wherein the ferroelectric layer and the antiferroelectric layer are connected to each other.
18. The ferroelectric memory as claimed in claim 16, wherein the ferroelectric layer and the antiferroelectric layer comprise hafnium zirconium oxide (HfZrO.sub.x), hafnium silicon oxide (HfSiO.sub.x), hafnium oxide (HfO.sub.x), hafnium yttrium oxide (HfYO.sub.x), hafnium gadolinium oxide (HfGdO.sub.x), hafnium strontium oxide (HfSrO.sub.x), strontium titanium oxide (SrTiO.sub.x), strontium calcium titanate (SrCaTiO.sub.3), Ag(Nb.sub.1-xTa.sub.x)O.sub.3, barium strontium titanate (BaSrTiO.sub.3), barium titanate (BaTiO.sub.3), zirconium oxide (ZrO.sub.x) or hafnium aluminum oxide (HfAlO.sub.x).
19. The ferroelectric memory as claimed in claim 11, further comprising a second insulating layer disposed on the other side of the ferroelectric composite layer.
20. The ferroelectric memory as claimed in claim 19, wherein the first insulating layer and the second insulating layer comprise silicon oxide (SiOx), titanium oxide (TiOx), titanium oxynitride (TiON), tantalum oxide (TaOx), tantalum oxynitride (TaON), tungsten oxide (WOx), germanium oxide (GeOx), aluminum oxide (AlO.sub.x), aluminum titanium carbonitrides (AlTiCN), zinc oxide (ZnO) or zirconium oxide (ZrOx).
Description
BRIEF DESCRIPTION OF THE DRAWINGS
[0011] The disclosure can be more fully understood by reading the subsequent detailed description and examples with references made to the accompanying drawings, wherein:
[0012]
[0013]
[0014]
[0015]
[0016]
[0017]
[0018]
[0019]
[0020]
[0021]
DETAILED DESCRIPTION
[0022] The following description is of the best-contemplated mode of carrying out the disclosure. This description is made for the purpose of illustrating the general principles of the disclosure and should not be taken in a limiting sense. The scope of the disclosure is determined by reference to the appended claims.
[0023] Referring to
[0024] As shown in
[0025] In one embodiment, the first electrode 12 and the second electrode 14 may include metal or semiconductor materials. For example, zirconium (Zr), hafnium (Hf), titanium nitride (TiN), titanium (Ti), tantalum (Ta), tantalum nitride (TaN), tantalum silicide (TaSi), tantalum carbonitride (TaCN), titanium aluminum nitride (TiAlN), zinc (Zn), nickel (Ni), nickel silicide (NiSi), ruthenium (Ru), carbon (C), silicon (Si), silicon nitride (SiNx), germanium (Ge), platinum (Pt), aluminum (Al), aluminum nitride (AlN), yttrium (Y), gadolinium (Gd), strontium (Sr), tungsten (W), tungsten silicide (WSi), tungsten nitride (WN), gallium (Ga) or gallium nitride (GaN), however, the present disclosure is not limited thereto, and other suitable metal or semiconductor materials are also applicable.
[0026] In
[0027] In one embodiment, the first electrode layer 20 and the second electrode layer 22 may include metal or semiconductor materials, for example, titanium nitride (TiN), however, the present disclosure is not limited thereto, and other suitable metal or semiconductor materials are also applicable. In one embodiment, the first electrode layer 20 and the second electrode layer 22 have a dominant crystallographic orientation of (220). In one embodiment, the ferroelectric layer 24 and the antiferroelectric layer 26 may include hafnium zirconium oxide (HfZrO.sub.x), hafnium silicon oxide (HfSiO.sub.x), hafnium oxide (HfO.sub.x), hafnium yttrium oxide (HfYO.sub.x), hafnium gadolinium oxide (HfGdO.sub.x), hafnium strontium oxide (HfSrO.sub.x), strontium titanium oxide (SrTiO.sub.x), strontium calcium titanate (SrCaTiO.sub.3), Ag(Nb.sub.1-xTa.sub.x)O.sub.3, barium strontium titanate (BaSrTiO.sub.3), barium titanate (BaTiO.sub.3), zirconium oxide (ZrO.sub.x) or hafnium aluminum oxide (HfAlO.sub.x), however, the present disclosure is not limited thereto, and other suitable ferroelectric materials are also applicable.
[0028] In one embodiment, the insulating layer 18 may include silicon oxide (SiOx), titanium oxide (TiOx), titanium oxynitride (TiON), tantalum oxide (TaOx), tantalum oxynitride (TaON), tungsten oxide (WOx), germanium oxide (GeOx), aluminum oxide (AlO.sub.x), aluminum titanium carbonitrides (AlTiCN), zinc oxide (ZnO) or zirconium oxide (ZrOx), however, the present disclosure is not limited thereto, and other suitable insulating materials are also applicable. In accordance with
[0029] Referring to
[0030] As shown in
[0031] In one embodiment, the first electrode 12 and the second electrode 14 may include metal or semiconductor materials. For example, zirconium (Zr), hafnium (Hf), titanium nitride (TiN), titanium (Ti), tantalum (Ta), tantalum nitride (TaN), tantalum silicide (TaSi), tantalum carbonitride (TaCN), titanium aluminum nitride (TiAlN), zinc (Zn), nickel (Ni), nickel silicide (NiSi), ruthenium (Ru), carbon (C), silicon (Si), silicon nitride (SiNx), germanium (Ge), platinum (Pt), aluminum (Al), aluminum nitride (AlN), yttrium (Y), gadolinium (Gd), strontium (Sr), tungsten (W), tungsten silicide (WSi), tungsten nitride (WN), gallium (Ga) or gallium nitride (GaN), however, the present disclosure is not limited thereto, and other suitable metal or semiconductor materials are also applicable.
[0032] In
[0033] In one embodiment, the first electrode layer 20 and the second electrode layer 22 may include metal or semiconductor materials, for example, titanium nitride (TiN), however, the present disclosure is not limited thereto, and other suitable metal or semiconductor materials are also applicable. In one embodiment, the first electrode layer 20 and the second electrode layer 22 have a dominant crystallographic orientation of (220). In one embodiment, the ferroelectric layer 24 and the antiferroelectric layer 26 may include hafnium zirconium oxide (HfZrO.sub.x), hafnium silicon oxide (HfSiO.sub.x), hafnium oxide (HfO.sub.x), hafnium yttrium oxide (HfYO.sub.x), hafnium gadolinium oxide (HfGdO.sub.x), hafnium strontium oxide (HfSrO.sub.x), strontium titanium oxide (SrTiO.sub.x), strontium calcium titanate (SrCaTiO.sub.3), Ag(Nb.sub.1-xTa.sub.x)O.sub.3, barium strontium titanate (BaSrTiO.sub.3), barium titanate (BaTiO.sub.3), zirconium oxide (ZrO.sub.x) or hafnium aluminum oxide (HfAlO.sub.x), however, the present disclosure is not limited thereto, and other suitable ferroelectric materials are also applicable.
[0034] In one embodiment, the insulating layer 18 may include silicon oxide (SiOx), titanium oxide (TiOx), titanium oxynitride (TiON), tantalum oxide (TaOx), tantalum oxynitride (TaON), tungsten oxide (WOx), germanium oxide (GeOx), aluminum oxide (AlO.sub.x), aluminum titanium carbonitrides (AlTiCN), zinc oxide (ZnO) or zirconium oxide (ZrOx), however, the present disclosure is not limited thereto, and other suitable insulating materials are also applicable. In accordance with
[0035] Referring to
[0036] As shown in
[0037] In one embodiment, the first electrode 12 and the second electrode 14 may include metal or semiconductor materials. For example, zirconium (Zr), hafnium (Hf), titanium nitride (TiN), titanium (Ti), tantalum (Ta), tantalum nitride (TaN), tantalum silicide (TaSi), tantalum carbonitride (TaCN), titanium aluminum nitride (TiAlN), zinc (Zn), nickel (Ni), nickel silicide (NiSi), ruthenium (Ru), carbon (C), silicon (Si), silicon nitride (SiNx), germanium (Ge), platinum (Pt), aluminum (Al), aluminum nitride (AlN), yttrium (Y), gadolinium (Gd), strontium (Sr), tungsten (W), tungsten silicide (WSi), tungsten nitride (WN), gallium (Ga) or gallium nitride (GaN), however, the present disclosure is not limited thereto, and other suitable metal or semiconductor materials are also applicable.
[0038] In
[0039] In one embodiment, the first electrode layer 20 and the second electrode layer 22 may include metal or semiconductor materials, for example, titanium nitride (TiN), however, the present disclosure is not limited thereto, and other suitable metal or semiconductor materials are also applicable. In one embodiment, the first electrode layer 20 and the second electrode layer 22 have a dominant crystallographic orientation of (220). In one embodiment, the ferroelectric layer 24 and the antiferroelectric layer 26 may include hafnium zirconium oxide (HfZrO.sub.x), hafnium silicon oxide (HfSiO.sub.x), hafnium oxide (HfO.sub.x), hafnium yttrium oxide (HfYO.sub.x), hafnium gadolinium oxide (HfGdO.sub.x), hafnium strontium oxide (HfSrO.sub.x), strontium titanium oxide (SrTiO.sub.x), strontium calcium titanate (SrCaTiO.sub.3), Ag(Nb.sub.1-xTa.sub.x)O.sub.3, barium strontium titanate (BaSrTiO.sub.3), barium titanate (BaTiO.sub.3), zirconium oxide (ZrO.sub.x) or hafnium aluminum oxide (HfAlO.sub.x), however, the present disclosure is not limited thereto, and other suitable ferroelectric materials are also applicable.
[0040] In one embodiment, the first insulating layer 18 and the second insulating layer 19 may include silicon oxide (SiOx), titanium oxide (TiOx), titanium oxynitride (TiON), tantalum oxide (TaOx), tantalum oxynitride (TaON), tungsten oxide (WOx), germanium oxide (GeOx), aluminum oxide (AlO.sub.x), aluminum titanium carbonitrides (AlTiCN), zinc oxide (ZnO) or zirconium oxide (ZrOx), however, the present disclosure is not limited thereto, and other suitable insulating materials are also applicable. In accordance with
[0041] Referring to
[0042] As shown in
[0043] In one embodiment, the first electrode 12 and the second electrode 14 may include metal or semiconductor materials. For example, zirconium (Zr), hafnium (Hf), titanium nitride (TiN), titanium (Ti), tantalum (Ta), tantalum nitride (TaN), tantalum silicide (TaSi), tantalum carbonitride (TaCN), titanium aluminum nitride (TiAlN), zinc (Zn), nickel (Ni), nickel silicide (NiSi), ruthenium (Ru), carbon (C), silicon (Si), silicon nitride (SiNx), germanium (Ge), platinum (Pt), aluminum (Al), aluminum nitride (AlN), yttrium (Y), gadolinium (Gd), strontium (Sr), tungsten (W), tungsten silicide (WSi), tungsten nitride (WN), gallium (Ga) or gallium nitride (GaN), however, the present disclosure is not limited thereto, and other suitable metal or semiconductor materials are also applicable.
[0044] In
[0045] In one embodiment, the first electrode layer 20 and the second electrode layer 22 may include metal or semiconductor materials, for example, titanium nitride (TiN), however, the present disclosure is not limited thereto, and other suitable metal or semiconductor materials are also applicable. In one embodiment, the first electrode layer 20 and the second electrode layer 22 have a dominant crystallographic orientation of (220). In one embodiment, the ferroelectric layer 24 and the antiferroelectric layer 26 may include hafnium zirconium oxide (HfZrO.sub.x), hafnium silicon oxide (HfSiO.sub.x), hafnium oxide (HfO.sub.x), hafnium yttrium oxide (HfYO.sub.x), hafnium gadolinium oxide (HfGdO.sub.x), hafnium strontium oxide (HfSrO.sub.x), strontium titanium oxide (SrTiO.sub.x), strontium calcium titanate (SrCaTiO.sub.3), Ag(Nb.sub.1-xTa.sub.x)O.sub.3, barium strontium titanate (BaSrTiO.sub.3), barium titanate (BaTiO.sub.3), zirconium oxide (ZrO.sub.x) or hafnium aluminum oxide (HfAlO.sub.x), however, the present disclosure is not limited thereto, and other suitable ferroelectric materials are also applicable.
[0046] In one embodiment, the first insulating layer 18 and the second insulating layer 19 may include silicon oxide (SiOx), titanium oxide (TiOx), titanium oxynitride (TiON), tantalum oxide (TaOx), tantalum oxynitride (TaON), tungsten oxide (WOx), germanium oxide (GeOx), aluminum oxide (AlO.sub.x), aluminum titanium carbonitrides (AlTiCN), zinc oxide (ZnO) or zirconium oxide (ZrOx), however, the present disclosure is not limited thereto, and other suitable insulating materials are also applicable. In accordance with
[0047] Referring to
[0048] As shown in
[0049] In one embodiment, the first electrode 12 and the second electrode 14 may include metal or semiconductor materials. For example, zirconium (Zr), hafnium (Hf), titanium nitride (TiN), titanium (Ti), tantalum (Ta), tantalum nitride (TaN), tantalum silicide (TaSi), tantalum carbonitride (TaCN), titanium aluminum nitride (TiAlN), zinc (Zn), nickel (Ni), nickel silicide (NiSi), ruthenium (Ru), carbon (C), silicon (Si), silicon nitride (SiNx), germanium (Ge), platinum (Pt), aluminum (Al), aluminum nitride (AlN), yttrium (Y), gadolinium (Gd), strontium (Sr), tungsten (W), tungsten silicide (WSi), tungsten nitride (WN), gallium (Ga) or gallium nitride (GaN), however, the present disclosure is not limited thereto, and other suitable metal or semiconductor materials are also applicable.
[0050] In
[0051] In one embodiment, the first electrode layer 20 and the second electrode layer 22 may include metal or semiconductor materials, for example, titanium nitride (TiN), however, the present disclosure is not limited thereto, and other suitable metal or semiconductor materials are also applicable. In one embodiment, the first electrode layer 20 and the second electrode layer 22 have a dominant crystallographic orientation of (220). In one embodiment, the ferroelectric layer 24 and the antiferroelectric layer 26 may include hafnium zirconium oxide (HfZrO.sub.x), hafnium silicon oxide (HfSiO.sub.x), hafnium oxide (HfO.sub.x), hafnium yttrium oxide (HfYO.sub.x), hafnium gadolinium oxide (HfGdO.sub.x), hafnium strontium oxide (HfSrO.sub.x), strontium titanium oxide (SrTiO.sub.x), strontium calcium titanate (SrCaTiO.sub.3), Ag(Nb.sub.1-xTa.sub.x)O.sub.3, barium strontium titanate (BaSrTiO.sub.3), barium titanate (BaTiO.sub.3), zirconium oxide (ZrO.sub.x) or hafnium aluminum oxide (HfAlO.sub.x), however, the present disclosure is not limited thereto, and other suitable ferroelectric materials are also applicable.
[0052] In one embodiment, the insulating layer 18 may include silicon oxide (SiOx), titanium oxide (TiOx), titanium oxynitride (TiON), tantalum oxide (TaOx), tantalum oxynitride (TaON), tungsten oxide (WOx), germanium oxide (GeOx), aluminum oxide (AlO.sub.x), aluminum titanium carbonitrides (AlTiCN), zinc oxide (ZnO) or zirconium oxide (ZrOx), however, the present disclosure is not limited thereto, and other suitable insulating materials are also applicable. In accordance with
[0053] Referring to
[0054] As shown in
[0055] In one embodiment, the first electrode 12 and the second electrode 14 may include metal or semiconductor materials. For example, zirconium (Zr), hafnium (Hf), titanium nitride (TiN), titanium (Ti), tantalum (Ta), tantalum nitride (TaN), tantalum silicide (TaSi), tantalum carbonitride (TaCN), titanium aluminum nitride (TiAlN), zinc (Zn), nickel (Ni), nickel silicide (NiSi), ruthenium (Ru), carbon (C), silicon (Si), silicon nitride (SiNx), germanium (Ge), platinum (Pt), aluminum (Al), aluminum nitride (AlN), yttrium (Y), gadolinium (Gd), strontium (Sr), tungsten (W), tungsten silicide (WSi), tungsten nitride (WN), gallium (Ga) or gallium nitride (GaN), however, the present disclosure is not limited thereto, and other suitable metal or semiconductor materials are also applicable.
[0056] In
[0057] In one embodiment, the first electrode layer 20 and the second electrode layer 22 may include metal or semiconductor materials, for example, titanium nitride (TiN), however, the present disclosure is not limited thereto, and other suitable metal or semiconductor materials are also applicable. In one embodiment, the first electrode layer 20 and the second electrode layer 22 have a dominant crystallographic orientation of (220). In one embodiment, the ferroelectric layer 24 and the antiferroelectric layer 26 may include hafnium zirconium oxide (HfZrO.sub.x), hafnium silicon oxide (HfSiO.sub.x), hafnium oxide (HfO.sub.x), hafnium yttrium oxide (HfYO.sub.x), hafnium gadolinium oxide (HfGdO.sub.x), hafnium strontium oxide (HfSrO.sub.x), strontium titanium oxide (SrTiO.sub.x), strontium calcium titanate (SrCaTiO.sub.3), Ag(Nb.sub.1-xTa.sub.x)O.sub.3, barium strontium titanate (BaSrTiO.sub.3), barium titanate (BaTiO.sub.3), zirconium oxide (ZrO.sub.x) or hafnium aluminum oxide (HfAlO.sub.x), however, the present disclosure is not limited thereto, and other suitable ferroelectric materials are also applicable.
[0058] In one embodiment, the insulating layer 18 may include silicon oxide (SiOx), titanium oxide (TiOx), titanium oxynitride (TiON), tantalum oxide (TaOx), tantalum oxynitride (TaON), tungsten oxide (WOx), germanium oxide (GeOx), aluminum oxide (AlO.sub.x), aluminum titanium carbonitrides (AlTiCN), zinc oxide (ZnO) or zirconium oxide (ZrOx), however, the present disclosure is not limited thereto, and other suitable insulating materials are also applicable. In accordance with
[0059] Referring to
[0060] The ferroelectric memory 100 includes a substrate 120, a first electrode 140, a patterned oxide layer 160, a ferroelectric composite layer 180, an insulating layer 200 and a second electrode 220. The first electrode 140 is disposed in the substrate 120. The patterned oxide layer 160 is disposed on the substrate 120, exposing a part of the first electrode 140. The ferroelectric composite layer 180 is disposed on the exposed first electrode 140 and located within the patterned oxide layer 160. The insulating layer 200 is disposed on one side of the ferroelectric composite layer 180. In
[0061] In one embodiment, the first electrode 140 and the second electrode 220 may include metal or semiconductor materials. For example, zirconium (Zr), hafnium (Hf), titanium nitride (TiN), titanium (Ti), tantalum (Ta), tantalum nitride (TaN), tantalum silicide (TaSi), tantalum carbonitride (TaCN), titanium aluminum nitride (TiAlN), zinc (Zn), nickel (Ni), nickel silicide (NiSi), ruthenium (Ru), carbon (C), silicon (Si), silicon nitride (SiNx), germanium (Ge), platinum (Pt), aluminum (Al), aluminum nitride (AlN), yttrium (Y), gadolinium (Gd), strontium (Sr), tungsten (W), tungsten silicide (WSi), tungsten nitride (WN), gallium (Ga) or gallium nitride (GaN), however, the present disclosure is not limited thereto, and other suitable metal or semiconductor materials are also applicable.
[0062] In
[0063] In one embodiment, the first electrode layer 240 and the second electrode layer 260 may include metal or semiconductor materials, for example, titanium nitride (TiN), however, the present disclosure is not limited thereto, and other suitable metal or semiconductor materials are also applicable. In one embodiment, the first electrode layer 240 and the second electrode layer 260 have a dominant crystallographic orientation of (220). In one embodiment, the ferroelectric layer 280 and the antiferroelectric layer 300 may include hafnium zirconium oxide (HfZrO.sub.x), hafnium silicon oxide (HfSiO.sub.x), hafnium oxide (HfO.sub.x), hafnium yttrium oxide (HfYO.sub.x), hafnium gadolinium oxide (HfGdO.sub.x), hafnium strontium oxide (HfSrO.sub.x), strontium titanium oxide (SrTiO.sub.x), strontium calcium titanate (SrCaTiO.sub.3), Ag(Nb.sub.1-xTa.sub.x)O.sub.3, barium strontium titanate (BaSrTiO.sub.3), barium titanate (BaTiO.sub.3), zirconium oxide (ZrO.sub.x) or hafnium aluminum oxide (HfAlO.sub.x), however, the present disclosure is not limited thereto, and other suitable ferroelectric materials are also applicable.
[0064] In one embodiment, the insulating layer 200 may include, for example, silicon oxide (SiOx), titanium oxide (TiOx), titanium oxynitride (TiON), tantalum oxide (TaOx), tantalum oxynitride (TaON), tungsten oxide (WOx), germanium oxide (GeOx), aluminum oxide (AlO.sub.x), aluminum titanium carbonitrides (AlTiCN), zinc oxide (ZnO) or zirconium oxide (ZrOx), however, the present disclosure is not limited thereto, and other suitable insulating materials are also applicable. In accordance with
[0065] Referring to
[0066] The ferroelectric memory 100 includes a substrate 120, a first electrode 140, a patterned oxide layer 160, a ferroelectric composite layer 180, an insulating layer 200 and a second electrode 220. The first electrode 140 is disposed in the substrate 120. The patterned oxide layer 160 is disposed on the substrate 120, exposing a part of the first electrode 140. The ferroelectric composite layer 180 is disposed on the exposed first electrode 140 and located within the patterned oxide layer 160. The insulating layer 200 is disposed on one side of the ferroelectric composite layer 180. The second electrode 220 is disposed on the ferroelectric composite layer 180. In
[0067] In one embodiment, the first electrode 140 and the second electrode 220 may include metal or semiconductor materials. For example, zirconium (Zr), hafnium (Hf), titanium nitride (TiN), titanium (Ti), tantalum (Ta), tantalum nitride (TaN), tantalum silicide (TaSi), tantalum carbonitride (TaCN), titanium aluminum nitride (TiAlN), zinc (Zn), nickel (Ni), nickel silicide (NiSi), ruthenium (Ru), carbon (C), silicon (Si), silicon nitride (SiNx), germanium (Ge), platinum (Pt), aluminum (Al), aluminum nitride (AlN), yttrium (Y), gadolinium (Gd), strontium (Sr), tungsten (W), tungsten silicide (WSi), tungsten nitride (WN), gallium (Ga) or gallium nitride (GaN), however, the present disclosure is not limited thereto, and other suitable metal or semiconductor materials are also applicable.
[0068] In
[0069] In one embodiment, the first electrode layer 240 and the second electrode layer 260 may include metal or semiconductor materials, for example, titanium nitride (TiN), however, the present disclosure is not limited thereto, and other suitable metal or semiconductor materials are also applicable. In one embodiment, the first electrode layer 240 and the second electrode layer 260 have a dominant crystallographic orientation of (220). In one embodiment, the ferroelectric layer 280 and the antiferroelectric layer 300 may include hafnium zirconium oxide (HfZrO.sub.x), hafnium silicon oxide (HfSiO.sub.x), hafnium oxide (HfO.sub.x), hafnium yttrium oxide (HfYO.sub.x), hafnium gadolinium oxide (HfGdO.sub.x), hafnium strontium oxide (HfSrO.sub.x), strontium titanium oxide (SrTiO.sub.x), strontium calcium titanate (SrCaTiO.sub.3), Ag(Nb.sub.1-xTa.sub.x)O.sub.3, barium strontium titanate (BaSrTiO.sub.3), barium titanate (BaTiO.sub.3), zirconium oxide (ZrO.sub.x) or hafnium aluminum oxide (HfAlO.sub.x), however, the present disclosure is not limited thereto, and other suitable ferroelectric materials are also applicable.
[0070] In one embodiment, the insulating layer 200 may include silicon oxide (SiOx), titanium oxide (TiOx), titanium oxynitride (TiON), tantalum oxide (TaOx), tantalum oxynitride (TaON), tungsten oxide (WOx), germanium oxide (GeOx), aluminum oxide (AlO.sub.x), aluminum titanium carbonitrides (AlTiCN), zinc oxide (ZnO) or zirconium oxide (ZrOx), however, the present disclosure is not limited thereto, and other suitable insulating materials are also applicable. In accordance with
[0071] Referring to
[0072] The ferroelectric memory 100 includes a substrate 120, a first electrode 140, a patterned oxide layer 160, a ferroelectric composite layer 180, a first insulating layer 200, a second insulating layer 210 and a second electrode 220. The first electrode 140 is disposed in the substrate 120. The patterned oxide layer 160 is disposed on the substrate 120, exposing a part of the first electrode 140. The ferroelectric composite layer 180 is disposed on the exposed first electrode 140 and located within the patterned oxide layer 160. The first insulating layer 200 is disposed on one side of the ferroelectric composite layer 180. The second insulating layer 210 is disposed on the other side of the ferroelectric composite layer 180. The second electrode 220 is disposed on the ferroelectric composite layer 180. In
[0073] In one embodiment, the first electrode 140 and the second electrode 220 may include metal or semiconductor materials. For example, zirconium (Zr), hafnium (Hf), titanium nitride (TiN), titanium (Ti), tantalum (Ta), tantalum nitride (TaN), tantalum silicide (TaSi), tantalum carbonitride (TaCN), titanium aluminum nitride (TiAlN), zinc (Zn), nickel (Ni), nickel silicide (NiSi), ruthenium (Ru), carbon (C), silicon (Si), silicon nitride (SiNx), germanium (Ge), platinum (Pt), aluminum (Al), aluminum nitride (AlN), yttrium (Y), gadolinium (Gd), strontium (Sr), tungsten (W), tungsten silicide (WSi), tungsten nitride (WN), gallium (Ga) or gallium nitride (GaN), however, the present disclosure is not limited thereto, and other suitable metal or semiconductor materials are also applicable.
[0074] In
[0075] In one embodiment, the first electrode layer 240 and the second electrode layer 260 may include metal or semiconductor materials, for example, titanium nitride (TiN), however, the present disclosure is not limited thereto, and other suitable metal or semiconductor materials are also applicable. In one embodiment, the first electrode layer 240 and the second electrode layer 260 have a dominant crystallographic orientation of (220). In one embodiment, the ferroelectric layer 280 and the antiferroelectric layer 300 may include hafnium zirconium oxide (HfZrO.sub.x), hafnium silicon oxide (HfSiO.sub.x), hafnium oxide (HfO.sub.x), hafnium yttrium oxide (HfYO.sub.x), hafnium gadolinium oxide (HfGdO.sub.x), hafnium strontium oxide (HfSrO.sub.x), strontium titanium oxide (SrTiO.sub.x), strontium calcium titanate (SrCaTiO.sub.3), Ag(Nb.sub.1-xTa.sub.x)O.sub.3, barium strontium titanate (BaSrTiO.sub.3), barium titanate (BaTiO.sub.3), zirconium oxide (ZrO.sub.x) or hafnium aluminum oxide (HfAlO.sub.x), however, the present disclosure is not limited thereto, and other suitable ferroelectric materials are also applicable.
[0076] In one embodiment, the first insulating layer 200 and the second insulating layer 210 may include silicon oxide (SiOx), titanium oxide (TiOx), titanium oxynitride (TiON), tantalum oxide (TaOx), tantalum oxynitride (TaON), tungsten oxide (WOx), germanium oxide (GeOx), aluminum oxide (AlO.sub.x), aluminum titanium carbonitrides (AlTiCN), zinc oxide (ZnO) or zirconium oxide (ZrOx), however, the present disclosure is not limited thereto, and other suitable insulating materials are also applicable. In accordance with
Example 1
[0077] The Relationship Between the Number of Operations (Cycle) and the Polarization of the Ferroelectric Memory
[0078] In this example, under the condition of an applied electric field strength of 2.5 MV/cm, the traditional ferroelectric memory (without an insulating layer) and the disclosed ferroelectric memory (with an insulating layer, such as the component structure shown in
[0079] It can be seen from
[0080] In the disclosure, an insulating layer with a current limiting effect is arranged on one or both sides of the ferroelectric composite layer. The above-mentioned insulating layer provides a current limiting mechanism such as a Schottky barrier or Poole-Frenkel conduction, which limits the transient current of the component during high-speed operation, reducing the damage of the current to the components. Therefore, even if it has entered the fatigue effect stage, the component can still maintain a considerable amount of polarization, slowing down the deterioration rate of the component, and increasing the number of operations of the component.
[0081] While the disclosure has been described by way of example and in terms of embodiments, it should be understood that the disclosure is not limited thereto. On the contrary, it is intended to cover various modifications and similar arrangements (as would be apparent to those skilled in the art). Therefore, the scope of the appended claims should be accorded the broadest interpretation so as to encompass all such modifications and similar arrangements.