Metal Circuit Structure Based on FPC and Method of Making the Same
20220361336 · 2022-11-10
Inventors
- Cheng-Neng Chen (Changzhou City, CN)
- Sui-Ho Tsai (Changzhou City, CN)
- Yun-Nan Wang (Changzhou City, CN)
- Chiao-Hui Wang (Changzhou City, CN)
Cpc classification
C23C28/028
CHEMISTRY; METALLURGY
H05K2201/0341
ELECTRICITY
H05K2201/0338
ELECTRICITY
H05K1/118
ELECTRICITY
C25D5/10
CHEMISTRY; METALLURGY
H05K3/244
ELECTRICITY
H05K1/147
ELECTRICITY
International classification
C23C18/16
CHEMISTRY; METALLURGY
C23C28/02
CHEMISTRY; METALLURGY
C25D5/10
CHEMISTRY; METALLURGY
Abstract
A metal circuit structure based on a flexible printed circuit (FPC) contains: a substrate, a first metal layer attached on the substrate, a second metal layer formed on the first metal layer, and an intermediate layer defined between the first metal layer and the second metal layer. A first surface of the intermediate layer is connected with the first metal layer, and a second surface of the intermediate layer is connected with the second metal layer. The intermediate layer is made of a first material, the second metal layer is made of a second material, and the first material of the intermediate layer does not act with the second material of the second metal layer.
Claims
1. A metal circuit structure based on a flexible printed circuit (FPC) comprising: a substrate; a first metal layer attached on the substrate; a second metal layer formed on the first metal layer; and an intermediate layer defined between the first metal layer and the second metal layer, wherein a first surface of the intermediate layer is connected with the first metal layer, and a second surface of the intermediate layer is connected with the second metal layer, wherein the intermediate layer is made of a first material, the second metal layer is made of a second material, and the first material of the intermediate layer does not act with the second material of the second metal layer.
2. The metal circuit structure as claimed in claim 1, wherein the intermediate layer is made of any one or at least two of titanium, nickel, chromium, molybdenum, tungsten, cobalt, vanadium, and niobium.
3. The metal circuit structure as claimed in claim 2, wherein the first metal layer is made of copper, and a thickness of the first metal layer is 1 μm to 12 μm.
4. The metal circuit structure as claimed in claim 3, wherein the second metal layer is made of tin, and a thickness of the second metal layer is 100 nm to 200 nm.
5. The metal circuit structure as claimed in claim 1 further comprising two third metal layers formed on two sides of the first metal layer.
6. The metal circuit structure as claimed in claim 5, wherein the third metal layer is made of speculum metal.
7. The metal circuit structure as claimed in claim 2, wherein a thickness of the intermediate layer is 5 nm to 50 nm.
8. A method of making the metal circuit structure of claim 1 comprising steps of: S10) plating copper on the substrate so as to form the first metal layer; S20) forming the intermediate layer on the first metal layer; S30) plating copper on the intermediate layer so as to form a copper layer; S40) having immersion tin on the circuit; and S50) backing the first metal layer after steps of S10) and S20) so as to release stress form the first metal layer and to maintain a stable crystalline state.
9. The method of making the metal circuit structure as claimed in claim 8 further comprising: S00) sputtering metal atoms on the substrate so as to form a seed layer and adhering a photoresist film on the seed layer to execute exposure and developing treatment so that a portion of the seed layer on which no metal circuit is arranged, is covered by a photoresist.
10. The method of making the metal circuit structure as claimed in claim 9, wherein in the step S40), the photoresist is washed away, and the substrate is micro-nano etched until the portion of the seed layer on which no metal circuit is arranged, is etched completely.
Description
BRIEF DESCRIPTION OF THE DRAWINGS
[0024]
[0025]
[0026]
DETAILED DESCRIPTION OF THE PREFERRED EMBODIMENTS
[0027] With reference to
[0028] The intermediate layer 3 is defined between the first metal layer 2 and the second metal layer 4 so as to separate the first metal layer 2 from the second metal layer 4, such that a thickness of the second metal layer 4 is limited within a predetermined range to avoid a removal of a circuit from the substrate 1.
[0029] Preferably, the intermediate layer 3 is made of any one or at least two of titanium, nickel, chromium, molybdenum, tungsten, cobalt, vanadium, and niobium. Preferably, the intermediate layer 3 is nickel so as to reduce fabrication cost.
[0030] The first metal layer 2 is made of copper, wherein a thickness of the first metal layer 2 is 1 μm to 12 μm, and a preferred thickness of the first metal layer 2 is 8 μm to 10 μm, thus obtaining a balance of a processing performance and a conductivity of the first metal layer 2.
[0031] The second metal layer 4 is made of tin, and a thickness of the second metal layer 4 is 100 nm to 200 nm.
[0032] The metal circuit structure further comprises: two third metal layers 5 formed on two sides of the first metal layer 2.
[0033] The third metal layer 5 is made of speculum metal.
[0034] A thickness of the intermediate layer 3 is 5 nm to 50 nm. Preferably, a thickness of the intermediate layer 3 is 30 nm so as to separate the first metal layer 2 from the second metal layer 4.
[0035] Referring to
[0036] S00) sputtering metal atoms on the substrate 1 so as to form a seed layer 6 and adhering a photoresist film on the seed layer 6 to execute exposure and developing treatment so that a portion of the seed layer 6 on which no metal circuit is arranged, is covered by a photoresist 7;
[0037] S10) plating copper on the substrate 1 so as to form the first metal layer 2;
[0038] S20) forming the intermediate layer 3 on the first metal layer 2;
[0039] S30) plating copper on the intermediate layer 3 so as to form a copper layer 8;
[0040] S40) washing the photoresist 7 away and having micro-nano etching on the substrate 1 until the portion of the seed layer 6 on which no metal circuit is arranged, is etched completely, and having immersion tin on the circuit;
[0041] S50) backing the first metal layer 2 after steps of S10) and S20 so as to release stress form the first metal layer 2 and to maintain a stable crystalline state.
[0042] In a first embodiment, the first metal layer 2 is made of copper and has a thickness of 8 μm, the intermediate layer 3 is made of nickel, and a thickness of the intermediate layer 3 is 30 nm. The second metal layer 4 is made of tin, and a thickness of the second metal layer 4 is 100 nm, wherein the thicknesses of the first metal layer 2, the intermediate layer 3, and the second metal layer 4 remain unchanged after being baked.
[0043] In a second embodiment, the first metal layer 2 is made of copper and a thickness of the first metal layer 2 is 8 μm, the intermediate layer 3 is made of nickel and a thickness of the intermediate layer 3 is 30 nm, and the second metal layer 4 is made of tin and a thickness of the second metal layer 4 is 200 nm, wherein the thicknesses of the first metal layer 2, the intermediate layer 3, and the second metal layer 4 remain unchanged after being baked.
[0044] In a third embodiment, the first metal layer 2 is made of copper and a thickness of the first metal layer 2 is 8 μm, the intermediate layer 3 is made of nickel and a thickness of the intermediate layer 3 is 30 nm, and the second metal layer 4 is made of tin and a thickness of the second metal layer 4 is 160 nm, wherein the thicknesses of the first metal layer 2, the intermediate layer 3, and the second metal layer 4 remain unchanged after being baked.
[0045] In a fourth embodiment, the first metal layer 2 is made of copper and a thickness of the first metal layer 2 is 8 μm, the intermediate layer 3 is made of nickel and a thickness of the intermediate layer 3 is 4 nm, and the second metal layer 4 is made of tin and a thickness of the second metal layer 4 is 160 nm, wherein the intermediate layer 3 has speculum metal after being baked.
[0046] In a fifth embodiment, the first metal layer 2 is made of copper and a thickness of the first metal layer 2 is 8 μm, the intermediate layer 3 is made of nickel and a thickness of the intermediate layer 3 is 50 nm, and the second metal layer 4 is made of tin and a thickness of the second metal layer 4 is 160 nm, wherein the thicknesses of the first metal layer 2, the intermediate layer 3, and the second metal layer 4 remain unchanged after being baked.
[0047] In comparison, as shown in
[0048] A thickness of tin of a conventional circuit reduces after forming the intermediate layer 3 in a backing process so that the intermediate layer 3 is connected with a pin of a chip in a hot pressing manner so as to increase the thickness of the intermediate layer 3, thus enhancing isolation between copper and tin.
[0049] Conventionally, the thickness of tin of the circuit remain unchanged so as to reduce consumption of tin and a height of the circuit, thus avoiding the removal of the circuit from the substrate 1. When a thickness of tin of Chip On Flex (COF) is low, the pin is not welded on the chip. When the thickness of the tin is thick, the tin leaks in a welding process to contact with the circuit, thus causing a short circuit. Accordingly, the method of the present invention is applicable for COF.
[0050] While the preferred embodiments of the invention have been set forth for the purpose of disclosure, modifications of the disclosed embodiments of the invention as well as other embodiments thereof may occur to those skilled in the art. The scope of the claims should not be limited by the preferred embodiments set forth in the examples, but should be given the broadest interpretation consistent with the description as a whole.