Method for manufacturing an etch stop layer and MEMS sensor comprising an etch stop layer
11572271 · 2023-02-07
Assignee
Inventors
- Alessandro Faes (Premstatten, AT)
- Sophie Guillemin (Graz, AT)
- Joerg Siegert (Graz, AT)
- Karl Tuttner (Hofstatten an der Raab, AT)
Cpc classification
B81C2201/014
PERFORMING OPERATIONS; TRANSPORTING
B81C2201/0132
PERFORMING OPERATIONS; TRANSPORTING
B81C1/00476
PERFORMING OPERATIONS; TRANSPORTING
B81C2201/0104
PERFORMING OPERATIONS; TRANSPORTING
B81C2201/053
PERFORMING OPERATIONS; TRANSPORTING
International classification
Abstract
The disclosure relates to a method for manufacturing a planarized etch-stop layer, ESL, for a hydrofluoric acid, HF, vapor phase etching process. The method includes providing a first planarized layer on top of a surface of a substrate, the first planarized layer having a patterned and structured metallic material and a filling material. The method further includes depositing on top of the first planarized layer the planarized ESL of an ESL material with low HF etch rate, wherein the planarized ESL has a low surface roughness and a thickness of less than 150 nm, in particular of less than 100 nm.
Claims
1. A method for manufacturing a planarized etch-stop layer, ESL, suitable for a hydrofluoric acid, HF, vapor phase etching process, the method comprising providing a first layer with a planar surface on top of a surface of a substrate, the first layer with a planar surface comprising a patterned and structured metallic material and a filling material; and depositing on top of the first layer with a planar surface an ESL layer with a planar surface of an ESL material, the ESL material being an etch stop material regarding HF; wherein the ESL layer with a planar surface has a thickness of less than 150 nm; wherein wherein the method is part of a CMOS-compatible fabrication process wherein the first layer with a planar surface on the substrate is provided by: depositing a first material on top of the surface of the substrate; patterning and structuring the first material; depositing a second material on top of the first material, and exposed parts of the surface of the substrate; and performing chemical-mechanical planarization, CMP; and wherein a CMP ESL material is arranged between the first material and the second material, with the CMP ESL material being an etch stop material regarding CMP.
2. The method according to claim 1, wherein the method is suitable for manufacturing a MEMS device.
3. The method according to claim 1, wherein the ESL material is a semiconductor, or a dielectric.
4. The method according to claim 1, wherein the CMP ESL material is the same as the ESL material.
5. The method according to claim 1, wherein the first material is the metallic material and the second material is the filling material; or the first material is the filling material and the second material is the metallic material.
6. The method according to claim 1, wherein the method further comprises depositing a sacrificial layer with a planar surface of a further material onto the ESL layer with a planar surface, wherein the further material has a higher HF etch rate compared to the ESL material.
7. The method according to claim 6, wherein the further material is a dielectric, in particular silicon dioxide.
8. The method according to claim 6, wherein the method further comprises forming a trench in the sacrificial layer; filling the trench with a conductive anchor material; depositing, patterning and structuring a second metallic material on top of the sacrificial layer; removing the sacrificial layer; and depositing a seal layer on top of the second metallic material and the ESL layer with a planar surface.
9. The method according to claim 8, wherein the conductive anchor material is a metal.
10. The method according to claim 6, wherein the further material is silicon dioxide.
11. The method according to claim 1, wherein the ESL layer with a planar surface has a thickness of less than 100 nm.
12. The method according to claim 1, wherein the ESL material is silicon carbide, silicon nitride, or silicon-rich silicon nitride.
13. A method for manufacturing a planarized etch-stop layer, ESL, suitable for a hydrofluoric acid, HF, vapor phase etching process, the method comprising: providing a first planarized layer on top of a surface of a substrate, the first planarized layer comprising a patterned and structured metallic material and a filling material; and depositing on top of the first planarized layer an ESL layer with a planar surface of an ESL material, the ESL material being an etch stop material regarding HF; wherein the ESL layer with a planar surface has a thickness of less than 150 nm; wherein the method is part of a CMOS-compatible fabrication process; and wherein the first planarized layer on the substrate is provided by: depositing a first material on top of a surface of the substrate; depositing a sacrificial material on top of the first material; patterning and structuring the first material and the sacrificial material; depositing a second material on top of the structured sacrificial material and exposed parts of the surface of the substrate; and performing wet-etching of the sacrificial material.
14. The method according to claim 13, wherein sidewalls of the structured sacrificial material are tapered.
Description
BRIEF DESCRIPTION OF THE DRAWINGS
(1) The following description of figures of exemplary embodiments may further illustrate and explain aspects of the improved concept. Elements of the manufacturing method with the same structure and the same effect, respectively, appear with equivalent reference symbols. Insofar as elements of the method correspond to one another in terms of their function in different figures, the description thereof is not repeated for each of the following figures.
(2)
(3)
(4)
(5)
(6)
(7)
(8)
DETAILED DESCRIPTION
(9)
(10) As shown in
(11)
(12)
(13)
(14) In particular, the CMP ESL material 21 may act as a mask, hence eliminating the necessity for a resist, for instance, to pattern and structure the metallic material 20 before applying the CMP ESL material 21, as shown in
(15) The CMP process also in this variation suspends with reaching the CMP ESL material 21 and therefore forms the first planarized layer, as shown in
(16)
(17)
(18) For this embodiment, the filling material 22 is deposited as the first material on a surface of the substrate and subsequently patterned and structured, as shown in
(19)
(20) The filling material 22 can in this case be chosen to have a low etch rate regarding CMP, such that the planarization of the first layer suspends with reaching the filling material 22, as illustrated in
(21)
(22)
(23) In this embodiment, the metallic material 20 is patterned and structured as the first material together with a sacrificial material 25, as shown in
(24)
(25)
(26)
(27) The principle of this embodiment is analogous to the process shown in
(28)
(29)
(30)
(31) Following this,
(32)
(33)
(34)
(35) Starting point is
(36)
(37)
(38) After patterning and structuring the planarized metallic layer 12 to form the top electrodes 15, the sacrificial layer 16 is removed through a HF vapor phase etching process that suspends the top electrodes 15, now forming a suspended membrane, as shown in
(39) The exemplary capacitive sensor 1 fabricated following this embodiment of the method according to the improved concept is a specific example and may for example be a pressure sensor. The method can be applied to similar sensor manufacturing processes, in which a planar and thin ESL is desired. This is particularly the case if the ESL remains on the finished sensor and a significant decrease of, for example, electrical properties is to be prevented.