High-Efficiency Integrated Power Circuit with Reduced Number of Semiconductor Elements and Control Method Thereof

20230098360 · 2023-03-30

    Inventors

    Cpc classification

    International classification

    Abstract

    Disclosed are a high-efficiency integrated power circuit with a reduced number of semiconductor elements and a control method thereof. A high-efficiency integrated power circuit of an integrated converter includes an input port, which is a first port, to which power for driving the integrated converter is input, a non-isolated port, which is a second port, for outputting, to outside the high-efficiency integrated power circuit, an allowable amount of power generated when power input through the input port passes through an inductor, and an isolated port, which is a third port, for conducing remaining power excepting power output through the non-isolated port and for maintaining the conducted remaining power inside the high-efficiency integrated power circuit.

    Claims

    1. A high-efficiency integrated power circuit of an integrated converter, the high-efficiency integrated power circuit comprising: an input port, which is a first port, to which power for driving the integrated converter is input; a non-isolated port, which is a second port, for outputting, to outside the high-efficiency integrated power circuit, an allowable amount of power that is generated when power input through the input port passes through an input inductor; and an isolated port, which is a third port, for conducting remaining power excluding power output by the non-isolated port and for maintaining the conducted remaining power inside the high-efficiency integrated power circuit.

    2. The high-efficiency integrated power circuit of claim 1, wherein the integrated converter is configured by adding a third inductor connected to the non-isolated port to a converter having a first inductor connected between a plurality of switches included in the high-efficiency integrated power circuit and a second inductor connected to the isolated port.

    3. The high-efficiency integrated power circuit of claim 1, further comprising: a plurality of switches for controlling a mode of the integrated converter, wherein the high-efficiency integrated power circuit is configured to, according to a determined mode, by controlling the plurality of switches to be on or off, operate the integrated converter as a buck converter or a two-switch-forward (TSF) converter.

    4. The high-efficiency integrated power circuit of claim 3, wherein the high-efficiency integrated power circuit is configured to, for a certain period determined to be a first mode, by turning on each of the plurality of switches, operate the integrated converter both as a buck converter and a TSF converter.

    5. The high-efficiency integrated power circuit of claim 4, wherein the high-efficiency integrated power circuit is configured to, for a next certain period determined to be a second mode after the first mode, by turning on a first switch Q.sub.1 and turning off a second switch Q.sub.2 of the plurality of switches, operate the integrated converter as a buck converter.

    6. The high-efficiency integrated power circuit of claim 5, wherein the high-efficiency integrated power circuit is configured to, for a next certain period determined to be a third mode after the second mode, by turning off each of the plurality of switches, operate the integrated converter again both as a buck converter and a TSF converter.

    7. The high-efficiency integrated power circuit of claim 6, wherein the high-efficiency integrated power circuit is configured to, for a next certain period determined to be a fourth mode after the third mode, by maintaining each of the plurality of switches to be off, operate the second switch Q.sub.2 in zero-voltage switching (ZVS), and for a next certain period determined to be a fifth mode after the fourth mode, by maintaining each of the plurality of switches to be off, operate the integrated converter as a buck converter.

    8. The high-efficiency integrated power circuit of claim 3, wherein the high-efficiency integrated power circuit is configured to, by controlling the plurality of switches to be on or off, independently control a power output of the isolated port and a power output of the non-isolated port.

    9. The high-efficiency integrated power circuit of claim 1, wherein the integrated converter comprises: a direct current (DC)-DC converter that is applied to an electric propulsion unit provided for at least one of a satellite, a drone, and an electric vehicle.

    10. A control method of a high-efficiency integrated power circuit of an integrated converter, wherein the high-efficiency integrated power circuit comprises: an input port, which is a first port, to which power for driving the integrated converter is input; a non-isolated port, which is a second port, for outputting, to outside the high-efficiency integrated power circuit, an allowable amount of power that is generated when power input through the input port passes through an input inductor; an isolated port, which is a third port, for conducting remaining power excluding power output by the non-isolated port and for maintaining the conducted remaining power inside the high-efficiency integrated power circuit, and a plurality of switches for controlling a mode of the integrated converter, wherein the control method comprises: according to a determined mode, by controlling the plurality of switches to be on or off, operating the integrated converter as a buck converter or a two-switch-forward (TSF) converter.

    11. The control method of claim 10, wherein the integrated converter is configured by adding a third inductor connected to the non-isolated port to a converter having a first inductor connected between the plurality of switches and a second inductor connected to the isolated port.

    Description

    BRIEF DESCRIPTION OF THE DRAWINGS

    [0016] These and/or other aspects, features, and advantages of the present disclosure will become apparent and more readily appreciated from the following description of example embodiments, taken in conjunction with the accompanying drawings of which:

    [0017] FIG. 1 is a circuit diagram illustrating a high-efficiency integrated power circuit according to an example embodiment;

    [0018] FIG. 2 is a circuit diagram illustrating a high-efficiency integrated power circuit according to another example embodiment;

    [0019] FIG. 3 is a circuit diagram illustrating a cell that is operating as a buck converter in a high-efficiency integrated power circuit according to another example embodiment;

    [0020] FIGS. 4A through 4E are diagrams each illustrating a key waveform and an operating process according to each circuit mode in a high-efficiency integrated power circuit according to example embodiments;

    [0021] FIG. 5 is a graph illustrating a voltage gain in an integrated converter that is operated by a high-efficiency integrated power circuit according to example embodiments;

    [0022] FIG. 6 is a graph illustrating a turn ratio in an integrated converter that is operated by a high-efficiency integrated power circuit according to example embodiments;

    [0023] FIGS. 7A and 7B are graphs each illustrating a loss analysis and a simulation condition to validate a high-efficiency integrated power circuit according to example embodiments;

    [0024] FIGS. 8A and 8B are graphs each illustrating an example of a waveform test result in a high-efficiency integrated power circuit according to example embodiments; and

    [0025] FIGS. 9A through 9D are graphs each illustrating another example of a waveform test result in a high-efficiency integrated power circuit according to example embodiments.

    DETAILED DESCRIPTION

    [0026] Hereinafter, example embodiments will be described in detail with reference to the accompanying drawings. However, various alterations and modifications may be made to the example embodiments. Here, the example embodiments are not construed as limited to the disclosure. The example embodiments should be understood to include all changes, equivalents, and replacements within the idea and the technical scope of the disclosure.

    [0027] The terminology used herein is for the purpose of describing particular example embodiments only and is not to be limiting of the example embodiments. The singular forms “a”, “an”, and “the” are intended to include the plural forms as well, unless the context clearly indicates otherwise. It will be further understood that the terms “comprises/comprising” and/or “includes/including” when used herein, specify the presence of stated features, integers, steps, operations, elements, and/or components, but do not preclude the presence or addition of one or more other features, integers, steps, operations, elements, components and/or groups thereof.

    [0028] Unless otherwise defined, all terms including technical and scientific terms used herein have the same meaning as commonly understood by one of ordinary skill in the art to which example embodiments belong. It will be further understood that terms, such as those defined in commonly-used dictionaries, should be interpreted as having a meaning that is consistent with their meaning in the context of the relevant art and will not be interpreted in an idealized or overly formal sense unless expressly so defined herein.

    [0029] When describing the example embodiments with reference to the accompanying drawings, like reference numerals refer to like constituent elements and a repeated description related thereto will be omitted. In the description of example embodiments, detailed description of well-known related structures or functions will be omitted when it is deemed that such description will cause ambiguous interpretation of the present disclosure.

    [0030] The present disclosure may be used to manufacture a three-port direct current (DC)-DC converter circuit having both non-isolated and isolated output ports to have a non-leg heritage topology structure such that a high bus voltage level is provided for a satellite system and a switch has low voltage stress and high power-conversion efficiency.

    [0031] The present disclosure may provide a high-efficiency integrated power circuit of an integrated converter that is operable as a buck converter or a two-switch-forward (TSF) converter according to a predetermined mode through switching control of a circuit mode by a plurality of switches and by adding an inductor to a typical converter circuit and may provide a switching control method thereof.

    [0032] FIG. 1 is a circuit diagram illustrating a high-efficiency integrated power circuit according to an example embodiment.

    [0033] Referring to FIG. 1, a high-efficiency integrated power circuit 100 of an integrated converter may include an input port 110, a non-isolated port 120, and an isolated port 130.

    [0034] The input port 110 may be a first port of the high-efficiency integrated power circuit 100 to which power for driving the integrated converter is input.

    [0035] The non-isolated port 120 and the isolated port 130 may be a plurality of output ports (which respectively are a second port and a third port) of the high-efficiency integrated power circuit 100 for outputting power, which is generated when power input through the input port 110 passes through each different inductor, to outside the high-efficiency integrated power circuit 100.

    [0036] For example, the non-isolated port 120 may be the second port of the high-efficiency integrated power circuit 100 for outputting, to outside the high-efficiency integrated power circuit 100, an allowable amount of power that is generated when power input through the input port 110 passes through an inductor.

    [0037] The isolated port 130 may be the third port of the high-efficiency integrated power circuit 100 for conducting remaining power excluding power output by the non-isolated port 120 and for maintaining the conducted remaining power inside the high-efficiency integrated power circuit 100.

    [0038] That is, the high-efficiency integrated power circuit 100 may refer to a circuit of a three-port integrated converter having the input port 110 as one input port and both the non-isolated port 120 and the isolated port 130 as a plurality of output ports.

    [0039] The integrated converter may be a DC-DC converter that is applied to an electric propulsion unit provided for at least one of a satellite, a drone, and an electric vehicle.

    [0040] As such, an integrated configuration of one input port (e.g., the input port 110) and two output ports (e.g., the non-isolated port 120 and the isolated port 130) may decrease the unit costs and weight of components.

    [0041] FIG. 2 is a circuit diagram illustrating a high-efficiency integrated power circuit according to another example embodiment.

    [0042] Referring to FIG. 2, a high-efficiency integrated power circuit 200 may further include a plurality of switches (switches 211 and 212) in addition to the components of the high-efficiency integrated power circuit 100 of FIG. 1.

    [0043] In this case, an integrated converter may further include a third inductor 223, which is a passive element, in addition to first and second inductors 221 and 222 already included.

    [0044] In other words, the integrated converter may further include the third inductor 223 connected to the non-isolated port 120, which is the second port, in addition to a converter, for example, a typical TSF converter, having the first inductor 221 connected between the plurality of switches (e.g., the switches 211 and 212) included in the high-efficiency integrated power circuit 200 and having the second inductor 222 connected to the isolated port 130, which is the third port.

    [0045] As such, the integrated converter may further include a plurality of inductors (passive elements) (e.g., the first, second, and third inductors 211, 222, and 223), and the high-efficiency integrated power circuit 200 may independently control each of power outputs through the non-isolated and isolated ports 120 and 130 by controlling the plurality of switches to be on or off (e.g., the switches 211 and 212).

    [0046] In addition, the high-efficiency integrated power circuit 200, according to a determined mode, by controlling the plurality of switches (e.g., the switches 211 and 212) to be on or off, may operate the integrated converter as a buck converter or a TSF converter. A cell 310 of the high-efficiency integrated power circuit 200 operating the integrated converter as a as a buck converter is illustrated in FIG. 3.

    [0047] FIG. 3 is a circuit diagram illustrating a cell that is operating as a buck converter in a high-efficiency integrated power circuit according to another example embodiment.

    [0048] Referring to FIG. 3, according to a circuit mode by controlling a plurality of switches (e.g., the switches 211 and 212 of FIG. 2) to be on or off, when an integrated converter operates as a buck converter, a cell 310 may operate in a high-efficiency integrated power circuit 200.

    [0049] Hereinafter, descriptions on a circuit mode by controlling the plurality of switches (e.g., the switches 211 and 212 of FIG. 2) to be on or off in an integrated converter that is operable as two converters (e.g., a buck or TSF converter) by adding one inductor to a TSF conductor will be provided with reference to FIGS. 4A through 4E.

    [0050] FIGS. 4A through 4E are diagrams each illustrating a key waveform and an operating process according to each circuit mode in a high-efficiency integrated power circuit according to example embodiments.

    [0051] FIGS. 4A through 4E respectively illustrates five circuit modes and their respective key waveforms therein in a structure sharing a buck converter by adding one inductor (a passive inductor).

    [0052] First, a description on a first mode is provided with reference to FIG. 4A. The high-efficiency integrated power circuit 200, for a certain period (from time t.sub.0 to t.sub.1) that is defined as the first mode, by turning on each of a plurality of switches (e.g., the switches 211 and 212 of FIG. 2) (Switches Q.sub.1 and Q.sub.2 ON), may operate an integrated converter both as a buck converter and a TSF converter (TSF+buck operation).

    [0053] In this case, a voltage V.sub.Lm of an inductor Lm may be V.sub.Lm=V.sub.s, a voltage V.sub.Lo1 of an inductor L.sub.o1 may be V.sub.Lo1=input voltage Vin−non-isolated output voltage V.sub.o1, a voltage V.sub.Lo2 of an inductor L.sub.o2 may be V.sub.Lo2=(V.sub.s/n)−isolated output voltage V.sub.o2, and thus, the isolated output voltage V.sub.o2 may be V.sub.o2=V.sub.s*D.sub.2/n. In this case, D.sub.2 denotes a duty of the switch Q.sub.2, and n denotes a turn ratio of n:1 and may be determined to be, for example, less than or equal to 5, based on an output voltage and a duty range less than or equal to 0.5 and D.sub.1.

    [0054] In addition, a description on a second mode is provided with reference to FIG. 4B. The high-efficiency integrated power circuit 200, for a next period (from time t.sub.1 to t.sub.2) defined as the second mode after the first mode, by turning on the first switch Q.sub.1 and turning off the second switch Q.sub.2 (Switch Q.sub.1 ON & Switch Q.sub.2 OFF) of the plurality of switches (e.g., the switches Q.sub.1 and Q.sub.2), may operate the integrated converter as a buck converter (buck operation).

    [0055] In this case, the voltage V.sub.Lm of the inductor Lm may be V.sub.Lm=0, the voltage V.sub.Lo1 of the inductor L.sub.o1 may be V.sub.Lo1=input voltage V.sub.in−non-isolated output voltage V.sub.o1, and the voltage V.sub.Lo2 of the inductor L.sub.o2 may be V.sub.Lo2=−isolated output voltage V.sub.o1, and thus, a voltage V.sub.Q2 of the switch Q.sub.2 may be V.sub.Q2=V.sub.s, and the non-isolated output voltage V.sub.o1 may be V.sub.o1=V.sub.s*D.sub.1. Here, D.sub.1 denotes a duty of the switch Q.sub.1.

    [0056] In addition, a description on a third mode is provided with reference to FIG. 4C. The high-efficiency integrated power circuit 200, for a next certain period (from time t.sub.2 to t.sub.3) defined as the third mode after the second mode, by turning off each of the switches Q.sub.1 and Q.sub.2 (Switches Q.sub.1 and Q.sub.2 OFF), may operate the integrated converter again both as a buck converter and a TSF converter (TSF+buck operation).

    [0057] In this case, the voltage V.sub.Lm of the inductor Lm may be V.sub.Lm=−V.sub.s, the voltage V.sub.Lo1 of the inductor Lo1 may be V.sub.Lo1=−non-isolated output voltage V.sub.o1, and the voltage V.sub.Lo2 of the inductor Lo2 may be V.sub.Lo2=−isolated output voltage V.sub.o1, and thus, a voltage V.sub.Q1 of the switch Q.sub.1 may be V.sub.Q1=V.sub.s.

    [0058] In addition, a description on a fourth mode is provided with reference to FIG. 4D. The high-efficiency integrated power circuit 200, for a next period (time t.sub.3 to t.sub.4) defined as the fourth mode after the third mode, by maintaining each of the switches Q.sub.1 and Q.sub.2 to be off (Switches Q.sub.1 and Q.sub.2 OFF), may operate the switch Q.sub.2, which is a second switch, in zero-voltage switching (ZVS).

    [0059] In this case, a state of D.sub.c2 may be maintained to be ‘on’, the voltage V.sub.Q2 of the switch Q.sub.2 may be from V.sub.s to 0 (V.sub.Q2=V.sub.s.fwdarw.0), and thus, the voltage V.sub.Lm of the inductor Lm may be from −V.sub.s to 0 (V.sub.Lm =−V.sub.s.fwdarw.0).

    [0060] In addition, a description on a fifth mode is provided with reference to FIG. 4E. The high-efficiency integrated power circuit 200, for a next certain period (from time t.sub.4 to t.sub.5) defined as the fifth mode after the fourth mode, by further maintaining each of the switches Q.sub.1 and Q.sub.2 to be off (Switches Q.sub.1 and Q.sub.2 OFF), may operate the integrated converter as a buck converter (buck operation).

    [0061] In this case, the voltage V.sub.Lm of the inductor Lm may be V.sub.Lm=0, the voltage V.sub.Lo1 of the inductor L.sub.o1 may be V.sub.o1=−non-isolated output voltage V.sub.o1, and the voltage V.sub.Lo2 of the inductor L.sub.o2 may be V.sub.Lo2=−isolated output voltage V.sub.o1.

    [0062] Through the above-described process, the non-isolated output voltage V.sub.o1 and the isolated output voltage V.sub.o2 may each be independently controlled by the non-isolated port 120 connected to the inductor L.sub.o1 (e.g., the third inductor 223 of FIG. 2) and the isolated port 130 connected to the inductor L.sub.o2 (e.g., the second inductor 222 of FIG. 2).

    [0063] The high-efficiency integrated power circuit 200 may readily control an integrated converter that may operate as a DC-DC converter having both isolated and non-isolated output ports by adding one inductor (the inductor Lo1 or the third inductor 223 of FIG. 2) to a typical TSF converter.

    [0064] That is, the high-efficiency integrated power circuit 200, according to a circuit mode determined by controlling switching of a plurality of switches (e.g., the switches Q.sub.1 and Q.sub.2 or the switches 211 and 212 of FIG. 2), may operate an integrated converter as a buck converter or a TSF converter.

    [0065] The integrated converter may decrease unit costs and weight through a reduced number of devices, and additionally, may increase power conversion efficiency by enabling ZVS of the switch Q.sub.2.

    [0066] FIG. 5 is a graph illustrating a voltage gain in an integrated converter that is operated by a high-efficiency integrated power circuit according to example embodiments. FIG. 5 illustrates a graph 510 representing a buck converter voltage gain in the integrated converter and a graph 520 representing a TSF converter voltage gain in the integrated converter.

    [0067] According to the graph 510, a duty of a switch Q.sub.1 is normalized through one output of a buck converter, and similarly, according to the graph 520, a duty of a switch Q.sub.2 is regularized through one output of a TSF converter. In this case, to reset an inductor Lm, the duties of the switches Q.sub.1 and Q.sub.2 may be less than or equal to 0.5 (D.sub.2<D.sub.1<0.5).

    [0068] In summary, according to the graphs 510 and 520 illustrated in FIG. 5, outputs in both directions of the integrated converter may each be independently controlled by the switches Q.sub.1 and Q.sub.2, which may be represented by Equation V.sub.o1=D.sub.1*V.sub.in/V.sub.o2=n*D.sub.2*V.sub.in. In this case, Vin denotes an input voltage, V.sub.o1 denotes a non-isolated output voltage, V.sub.o2 denotes an isolated output voltage, D.sub.1 denotes the duty of the switch Q.sub.1, D.sub.2 denotes the duty of the switch Q.sub.2, and n denotes a turn ratio.

    [0069] FIG. 6 is a graph illustrating a turn ratio in an integrated converter that is operated by a high-efficiency integrated power circuit according to example embodiments.

    [0070] Referring to a graph 600 illustrated in FIG. 6, a turn ratio may be determined based on an output voltage and a duty range less than or equal to 0.5 and D.sub.1 and may be, for example, less than or equal to 5.

    [0071] FIGS. 7A and 7B are graphs each illustrating a loss analysis and a simulation condition to validate a high-efficiency integrated power circuit according to example embodiments.

    [0072] FIG. 7A illustrates a comparison between a simulation condition when operating each of a buck converter and a TSF converter separately according to a typical example embodiment and a simulation condition when operating an integrated converter by a mode control of the high-efficiency integrated power circuit herein.

    [0073] According to FIG. 7A, Cony. converters may need three ‘IPZ60R017C7’ switches, while Prop. converters may need two switches, and the number of diodes needed by Prop. converters are one less than that of Conv. converters.

    [0074] FIG. 7B illustrates a graph comparing a switching loss (left) in Cony. converters with a switching loss (right) in Prop. converters, and a switching loss significantly decreases in Prop. converters compared to Cony. converters by removing one switch and operating the switch Q.sub.2 in ZVS in Prop. converters.

    [0075] FIGS. 8A and 8B are graphs each illustrating an example of a waveform test result in a high-efficiency integrated power circuit according to example embodiments.

    [0076] A waveform illustrated in FIG. 8A may represent, when a load of a buck converter output is 20% and a load of a TSF converter output is 100% (referred to as ‘cross-regulation’), that the buck and TSF converter outputs both readily control typical output voltages of 100 V and 150 V.

    [0077] As illustrated in FIG. 8A, the high-efficiency integrated power circuit, by assigning 100% of a load to the TSF converter, may distinctively increase the size of 1.sub.02 on V.sub.02 100 V. Conversely, the high-efficiency integrated power circuit may relatively decrease the size of I.sub.01 on V.sub.01 150 V, compared to the size of 102, with respect to an output of the buck converter to which a 20% of a load is assigned.

    [0078] A waveform illustrated in FIG. 8B may represent, when the load of the buck converter output is 100% and the load of the TSF converter output is 20% (referred to as ‘cross-regulation’), that the buck and TSF converter outputs both readily control the typical output voltages of 100 V and 150 V.

    [0079] Waveforms illustrated in FIGS. 8A and 8B are waveforms directly verified through a test that a converter is regulated while readily controlling each of output voltages in a cross-regulation situation.

    [0080] In contrast to FIG. 8A, in FIG. 8B, the high-efficiency integrated power circuit, by assigning 100% of the load to the buck converter, may distinctively increase the size of V.sub.01 on V.sub.01 150 V. Conversely, the high-efficiency integrated power circuit may relatively decrease the size of V.sub.02 on V.sub.02 100 V, compared to the size of I.sub.01, with respect to an output of the TSF converter to which 20% of the load is assigned.

    [0081] That is, the high-efficiency power circuit may readily control different types of output voltages by appropriately cross-regulating a load assigned to a buck converter output and a load assigned to a TSF converter output.

    [0082] FIGS. 9A through 9D are graphs each illustrating another example of a waveform test result in a high-efficiency integrated power circuit according to example embodiments. Waveforms illustrated in FIGS. 9A through 9D may be test waveforms each representing ZVS achievements of the switch Q.sub.2 when loads are 20%, 50%, 70%, and 100%, respectively, in sequential order.

    [0083] The waveforms of FIGS. 9A through 9D are test waveforms for which voltage stress of the switch Q.sub.2, a current of the switch Q.sub.2, and a current waveform from a primary side is verified, through an actual test, to verify ZVS of the switch Q.sub.2.

    [0084] In FIGS. 9A through 9D, the high-efficiency integrated power circuit, as sequentially assigning 20%, 50%, 70%, and 100% of loads to converter outputs, may differentiate between a point where V.sub.DS2 is grounded, a point where ZVS turns on, and a point where V.sub.GS2 is reversed.

    [0085] In addition, the high-efficiency integrated power circuit may sequentially increase the size of I.sub.Pri on V.sub.GS2 as sequentially assigning 20%, 50%, 70%, and 100% of loads.

    [0086] A number of example embodiments have been described above. Nevertheless, it should be understood that various modifications may be made to these example embodiments. Suitable results may be achieved if the described techniques are performed in a different order, and/or if components in a described system, architecture, device, or circuit are combined in a different manner, and/or replaced or supplemented by other components or their equivalents.

    [0087] Accordingly, other implementations are within the scope of the following claims.