High-Efficiency Integrated Power Circuit with Reduced Number of Semiconductor Elements and Control Method Thereof
20230098360 · 2023-03-30
Inventors
Cpc classification
B60L53/20
PERFORMING OPERATIONS; TRANSPORTING
H02M3/158
ELECTRICITY
H02M1/0095
ELECTRICITY
H02M1/0058
ELECTRICITY
H02M1/14
ELECTRICITY
Y02B70/10
GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
International classification
H02M3/158
ELECTRICITY
B60L53/20
PERFORMING OPERATIONS; TRANSPORTING
Abstract
Disclosed are a high-efficiency integrated power circuit with a reduced number of semiconductor elements and a control method thereof. A high-efficiency integrated power circuit of an integrated converter includes an input port, which is a first port, to which power for driving the integrated converter is input, a non-isolated port, which is a second port, for outputting, to outside the high-efficiency integrated power circuit, an allowable amount of power generated when power input through the input port passes through an inductor, and an isolated port, which is a third port, for conducing remaining power excepting power output through the non-isolated port and for maintaining the conducted remaining power inside the high-efficiency integrated power circuit.
Claims
1. A high-efficiency integrated power circuit of an integrated converter, the high-efficiency integrated power circuit comprising: an input port, which is a first port, to which power for driving the integrated converter is input; a non-isolated port, which is a second port, for outputting, to outside the high-efficiency integrated power circuit, an allowable amount of power that is generated when power input through the input port passes through an input inductor; and an isolated port, which is a third port, for conducting remaining power excluding power output by the non-isolated port and for maintaining the conducted remaining power inside the high-efficiency integrated power circuit.
2. The high-efficiency integrated power circuit of claim 1, wherein the integrated converter is configured by adding a third inductor connected to the non-isolated port to a converter having a first inductor connected between a plurality of switches included in the high-efficiency integrated power circuit and a second inductor connected to the isolated port.
3. The high-efficiency integrated power circuit of claim 1, further comprising: a plurality of switches for controlling a mode of the integrated converter, wherein the high-efficiency integrated power circuit is configured to, according to a determined mode, by controlling the plurality of switches to be on or off, operate the integrated converter as a buck converter or a two-switch-forward (TSF) converter.
4. The high-efficiency integrated power circuit of claim 3, wherein the high-efficiency integrated power circuit is configured to, for a certain period determined to be a first mode, by turning on each of the plurality of switches, operate the integrated converter both as a buck converter and a TSF converter.
5. The high-efficiency integrated power circuit of claim 4, wherein the high-efficiency integrated power circuit is configured to, for a next certain period determined to be a second mode after the first mode, by turning on a first switch Q.sub.1 and turning off a second switch Q.sub.2 of the plurality of switches, operate the integrated converter as a buck converter.
6. The high-efficiency integrated power circuit of claim 5, wherein the high-efficiency integrated power circuit is configured to, for a next certain period determined to be a third mode after the second mode, by turning off each of the plurality of switches, operate the integrated converter again both as a buck converter and a TSF converter.
7. The high-efficiency integrated power circuit of claim 6, wherein the high-efficiency integrated power circuit is configured to, for a next certain period determined to be a fourth mode after the third mode, by maintaining each of the plurality of switches to be off, operate the second switch Q.sub.2 in zero-voltage switching (ZVS), and for a next certain period determined to be a fifth mode after the fourth mode, by maintaining each of the plurality of switches to be off, operate the integrated converter as a buck converter.
8. The high-efficiency integrated power circuit of claim 3, wherein the high-efficiency integrated power circuit is configured to, by controlling the plurality of switches to be on or off, independently control a power output of the isolated port and a power output of the non-isolated port.
9. The high-efficiency integrated power circuit of claim 1, wherein the integrated converter comprises: a direct current (DC)-DC converter that is applied to an electric propulsion unit provided for at least one of a satellite, a drone, and an electric vehicle.
10. A control method of a high-efficiency integrated power circuit of an integrated converter, wherein the high-efficiency integrated power circuit comprises: an input port, which is a first port, to which power for driving the integrated converter is input; a non-isolated port, which is a second port, for outputting, to outside the high-efficiency integrated power circuit, an allowable amount of power that is generated when power input through the input port passes through an input inductor; an isolated port, which is a third port, for conducting remaining power excluding power output by the non-isolated port and for maintaining the conducted remaining power inside the high-efficiency integrated power circuit, and a plurality of switches for controlling a mode of the integrated converter, wherein the control method comprises: according to a determined mode, by controlling the plurality of switches to be on or off, operating the integrated converter as a buck converter or a two-switch-forward (TSF) converter.
11. The control method of claim 10, wherein the integrated converter is configured by adding a third inductor connected to the non-isolated port to a converter having a first inductor connected between the plurality of switches and a second inductor connected to the isolated port.
Description
BRIEF DESCRIPTION OF THE DRAWINGS
[0016] These and/or other aspects, features, and advantages of the present disclosure will become apparent and more readily appreciated from the following description of example embodiments, taken in conjunction with the accompanying drawings of which:
[0017]
[0018]
[0019]
[0020]
[0021]
[0022]
[0023]
[0024]
[0025]
DETAILED DESCRIPTION
[0026] Hereinafter, example embodiments will be described in detail with reference to the accompanying drawings. However, various alterations and modifications may be made to the example embodiments. Here, the example embodiments are not construed as limited to the disclosure. The example embodiments should be understood to include all changes, equivalents, and replacements within the idea and the technical scope of the disclosure.
[0027] The terminology used herein is for the purpose of describing particular example embodiments only and is not to be limiting of the example embodiments. The singular forms “a”, “an”, and “the” are intended to include the plural forms as well, unless the context clearly indicates otherwise. It will be further understood that the terms “comprises/comprising” and/or “includes/including” when used herein, specify the presence of stated features, integers, steps, operations, elements, and/or components, but do not preclude the presence or addition of one or more other features, integers, steps, operations, elements, components and/or groups thereof.
[0028] Unless otherwise defined, all terms including technical and scientific terms used herein have the same meaning as commonly understood by one of ordinary skill in the art to which example embodiments belong. It will be further understood that terms, such as those defined in commonly-used dictionaries, should be interpreted as having a meaning that is consistent with their meaning in the context of the relevant art and will not be interpreted in an idealized or overly formal sense unless expressly so defined herein.
[0029] When describing the example embodiments with reference to the accompanying drawings, like reference numerals refer to like constituent elements and a repeated description related thereto will be omitted. In the description of example embodiments, detailed description of well-known related structures or functions will be omitted when it is deemed that such description will cause ambiguous interpretation of the present disclosure.
[0030] The present disclosure may be used to manufacture a three-port direct current (DC)-DC converter circuit having both non-isolated and isolated output ports to have a non-leg heritage topology structure such that a high bus voltage level is provided for a satellite system and a switch has low voltage stress and high power-conversion efficiency.
[0031] The present disclosure may provide a high-efficiency integrated power circuit of an integrated converter that is operable as a buck converter or a two-switch-forward (TSF) converter according to a predetermined mode through switching control of a circuit mode by a plurality of switches and by adding an inductor to a typical converter circuit and may provide a switching control method thereof.
[0032]
[0033] Referring to
[0034] The input port 110 may be a first port of the high-efficiency integrated power circuit 100 to which power for driving the integrated converter is input.
[0035] The non-isolated port 120 and the isolated port 130 may be a plurality of output ports (which respectively are a second port and a third port) of the high-efficiency integrated power circuit 100 for outputting power, which is generated when power input through the input port 110 passes through each different inductor, to outside the high-efficiency integrated power circuit 100.
[0036] For example, the non-isolated port 120 may be the second port of the high-efficiency integrated power circuit 100 for outputting, to outside the high-efficiency integrated power circuit 100, an allowable amount of power that is generated when power input through the input port 110 passes through an inductor.
[0037] The isolated port 130 may be the third port of the high-efficiency integrated power circuit 100 for conducting remaining power excluding power output by the non-isolated port 120 and for maintaining the conducted remaining power inside the high-efficiency integrated power circuit 100.
[0038] That is, the high-efficiency integrated power circuit 100 may refer to a circuit of a three-port integrated converter having the input port 110 as one input port and both the non-isolated port 120 and the isolated port 130 as a plurality of output ports.
[0039] The integrated converter may be a DC-DC converter that is applied to an electric propulsion unit provided for at least one of a satellite, a drone, and an electric vehicle.
[0040] As such, an integrated configuration of one input port (e.g., the input port 110) and two output ports (e.g., the non-isolated port 120 and the isolated port 130) may decrease the unit costs and weight of components.
[0041]
[0042] Referring to
[0043] In this case, an integrated converter may further include a third inductor 223, which is a passive element, in addition to first and second inductors 221 and 222 already included.
[0044] In other words, the integrated converter may further include the third inductor 223 connected to the non-isolated port 120, which is the second port, in addition to a converter, for example, a typical TSF converter, having the first inductor 221 connected between the plurality of switches (e.g., the switches 211 and 212) included in the high-efficiency integrated power circuit 200 and having the second inductor 222 connected to the isolated port 130, which is the third port.
[0045] As such, the integrated converter may further include a plurality of inductors (passive elements) (e.g., the first, second, and third inductors 211, 222, and 223), and the high-efficiency integrated power circuit 200 may independently control each of power outputs through the non-isolated and isolated ports 120 and 130 by controlling the plurality of switches to be on or off (e.g., the switches 211 and 212).
[0046] In addition, the high-efficiency integrated power circuit 200, according to a determined mode, by controlling the plurality of switches (e.g., the switches 211 and 212) to be on or off, may operate the integrated converter as a buck converter or a TSF converter. A cell 310 of the high-efficiency integrated power circuit 200 operating the integrated converter as a as a buck converter is illustrated in
[0047]
[0048] Referring to
[0049] Hereinafter, descriptions on a circuit mode by controlling the plurality of switches (e.g., the switches 211 and 212 of
[0050]
[0051]
[0052] First, a description on a first mode is provided with reference to
[0053] In this case, a voltage V.sub.Lm of an inductor Lm may be V.sub.Lm=V.sub.s, a voltage V.sub.Lo1 of an inductor L.sub.o1 may be V.sub.Lo1=input voltage Vin−non-isolated output voltage V.sub.o1, a voltage V.sub.Lo2 of an inductor L.sub.o2 may be V.sub.Lo2=(V.sub.s/n)−isolated output voltage V.sub.o2, and thus, the isolated output voltage V.sub.o2 may be V.sub.o2=V.sub.s*D.sub.2/n. In this case, D.sub.2 denotes a duty of the switch Q.sub.2, and n denotes a turn ratio of n:1 and may be determined to be, for example, less than or equal to 5, based on an output voltage and a duty range less than or equal to 0.5 and D.sub.1.
[0054] In addition, a description on a second mode is provided with reference to
[0055] In this case, the voltage V.sub.Lm of the inductor Lm may be V.sub.Lm=0, the voltage V.sub.Lo1 of the inductor L.sub.o1 may be V.sub.Lo1=input voltage V.sub.in−non-isolated output voltage V.sub.o1, and the voltage V.sub.Lo2 of the inductor L.sub.o2 may be V.sub.Lo2=−isolated output voltage V.sub.o1, and thus, a voltage V.sub.Q2 of the switch Q.sub.2 may be V.sub.Q2=V.sub.s, and the non-isolated output voltage V.sub.o1 may be V.sub.o1=V.sub.s*D.sub.1. Here, D.sub.1 denotes a duty of the switch Q.sub.1.
[0056] In addition, a description on a third mode is provided with reference to
[0057] In this case, the voltage V.sub.Lm of the inductor Lm may be V.sub.Lm=−V.sub.s, the voltage V.sub.Lo1 of the inductor Lo1 may be V.sub.Lo1=−non-isolated output voltage V.sub.o1, and the voltage V.sub.Lo2 of the inductor Lo2 may be V.sub.Lo2=−isolated output voltage V.sub.o1, and thus, a voltage V.sub.Q1 of the switch Q.sub.1 may be V.sub.Q1=V.sub.s.
[0058] In addition, a description on a fourth mode is provided with reference to
[0059] In this case, a state of D.sub.c2 may be maintained to be ‘on’, the voltage V.sub.Q2 of the switch Q.sub.2 may be from V.sub.s to 0 (V.sub.Q2=V.sub.s.fwdarw.0), and thus, the voltage V.sub.Lm of the inductor Lm may be from −V.sub.s to 0 (V.sub.Lm =−V.sub.s.fwdarw.0).
[0060] In addition, a description on a fifth mode is provided with reference to
[0061] In this case, the voltage V.sub.Lm of the inductor Lm may be V.sub.Lm=0, the voltage V.sub.Lo1 of the inductor L.sub.o1 may be V.sub.o1=−non-isolated output voltage V.sub.o1, and the voltage V.sub.Lo2 of the inductor L.sub.o2 may be V.sub.Lo2=−isolated output voltage V.sub.o1.
[0062] Through the above-described process, the non-isolated output voltage V.sub.o1 and the isolated output voltage V.sub.o2 may each be independently controlled by the non-isolated port 120 connected to the inductor L.sub.o1 (e.g., the third inductor 223 of
[0063] The high-efficiency integrated power circuit 200 may readily control an integrated converter that may operate as a DC-DC converter having both isolated and non-isolated output ports by adding one inductor (the inductor Lo1 or the third inductor 223 of
[0064] That is, the high-efficiency integrated power circuit 200, according to a circuit mode determined by controlling switching of a plurality of switches (e.g., the switches Q.sub.1 and Q.sub.2 or the switches 211 and 212 of
[0065] The integrated converter may decrease unit costs and weight through a reduced number of devices, and additionally, may increase power conversion efficiency by enabling ZVS of the switch Q.sub.2.
[0066]
[0067] According to the graph 510, a duty of a switch Q.sub.1 is normalized through one output of a buck converter, and similarly, according to the graph 520, a duty of a switch Q.sub.2 is regularized through one output of a TSF converter. In this case, to reset an inductor Lm, the duties of the switches Q.sub.1 and Q.sub.2 may be less than or equal to 0.5 (D.sub.2<D.sub.1<0.5).
[0068] In summary, according to the graphs 510 and 520 illustrated in
[0069]
[0070] Referring to a graph 600 illustrated in
[0071]
[0072]
[0073] According to
[0074]
[0075]
[0076] A waveform illustrated in
[0077] As illustrated in
[0078] A waveform illustrated in
[0079] Waveforms illustrated in
[0080] In contrast to
[0081] That is, the high-efficiency power circuit may readily control different types of output voltages by appropriately cross-regulating a load assigned to a buck converter output and a load assigned to a TSF converter output.
[0082]
[0083] The waveforms of
[0084] In
[0085] In addition, the high-efficiency integrated power circuit may sequentially increase the size of I.sub.Pri on V.sub.GS2 as sequentially assigning 20%, 50%, 70%, and 100% of loads.
[0086] A number of example embodiments have been described above. Nevertheless, it should be understood that various modifications may be made to these example embodiments. Suitable results may be achieved if the described techniques are performed in a different order, and/or if components in a described system, architecture, device, or circuit are combined in a different manner, and/or replaced or supplemented by other components or their equivalents.
[0087] Accordingly, other implementations are within the scope of the following claims.