GAAS WAFER, GAAS WAFER GROUP, AND METHOD OF PRODUCING GAAS INGOT

20240392475 ยท 2024-11-28

Assignee

Inventors

Cpc classification

International classification

Abstract

Provided is a GaAs wafer having suppressed carrier concentration and low dislocation density, as well as a large proportion of the area of a region with zero dislocation density to the GaAs wafer surface. The GaAs wafer has a silicon concentration of 1.010.sup.17 cm.sup.3 or more and less than 1.110.sup.18 cm.sup.3; an indium concentration of 3.010.sup.18 cm.sup.3 or more and less than 3.010.sup.19 cm.sup.3; a boron concentration of 2.510.sup.18 cm.sup.3 or more; a carrier concentration of 1.010.sup.16 cm.sup.3 or more and 4.010.sup.17 cm.sup.3 or less; and a proportion of the area of a region with zero dislocation density to the wafer surface of 91.0% or more.

Claims

1. A GaAs wafer having: a silicon concentration of 1.010.sup.17 cm.sup.3 or more and less than 1.110.sup.18 cm.sup.3; an indium concentration of 3.010.sup.18 cm.sup.3 or more and less than 3.010.sup.19 cm.sup.3; a boron concentration of 2.510.sup.18 cm.sup.3 or more; a carrier concentration of 1.010.sup.16 cm.sup.3 or more and 4.010.sup.17 cm.sup.3 or less; and a proportion of the area of a region with zero dislocation density to the whole surface of the wafer of 91.0% or more, wherein the proportion of the area of a region with zero dislocation density to the whole surface of the wafer is expressed as a proportion of the number of areas where the number of etch pit counts is 0 to the total number of areas, when, after the wafer surface is pretreated with a sulfuric acid mirror etchant (H.sub.2SO.sub.4:H.sub.2O.sub.2:H.sub.2O=3:1:1 (volume ratio)), the wafer surface is immersed in a KOH melt with a liquid temperature of 320 C. for 35 minutes to generate etch pits on the wafer surface, a region excluding a toric part with a width of 3 mm from the outer periphery toward the center of the wafer surface from the whole surface of the wafer surface is divided into areas of 1 mm square, and the entire range of each area is then observed with a microscope to count the number of etch pits.

2. The GaAs wafer according to claim 1, having an average dislocation density of 250 cm.sup.2 or less, wherein the average dislocation density is expressed by a value obtained by, after pretreating the wafer surface with a sulfuric acid mirror etchant (H.sub.2SO.sub.4:H.sub.2O.sub.2:H.sub.2O=3:1:1 (volume ratio)), immersing the wafer surface in a KOH melt with a liquid temperature of 320 C. for 35 minutes to generate etch pits on the wafer surface, setting 69 or 37 areas with a diameter of 3 mm at regular intervals on the whole surface of the wafer surface, observing each area with a microscope with a field of view diameter of 1.73 mm, searching the field of view where the maximum number of etch pits are observed to count the number of etch pits, determining a converted value obtained by converting the number of counts into a value per unit area (cm.sup.2), and then averaging the converted values of the respective areas.

3. The GaAs wafer according to claim 1, wherein the wafer has a size of 3 inches or more.

4. A GaAs wafer group comprising a plurality of GaAs wafers obtained from a straight body portion of an identical GaAs ingot, wherein each of the plurality of GaAs wafers has: a silicon concentration of 1.010.sup.17 cm.sup.3 or more and less than 1.110.sup.18 cm.sup.3; an indium concentration of 3.010.sup.18 cm.sup.3 or more and less than 3.010.sup.19 cm.sup.3; a boron concentration of 2.510.sup.18 cm.sup.3 or more; a carrier concentration of 1.010.sup.16 cm.sup.3 or more and 4.010.sup.17 cm.sup.3 or less; and a proportion of the area of a region with zero dislocation density to the whole surface of the wafer of 91.0% or more, and the proportion of the area of a region with zero dislocation density to the whole surface of the wafer is expressed as a proportion of the number of areas where the number of etch pit counts is 0 to the total number of areas, when, after the wafer surface is pretreated with a sulfuric acid mirror etchant (H.sub.2SO.sub.4:H.sub.2O.sub.2:H.sub.2O=3:1:1 (volume ratio)), the wafer surface is immersed in a KOH melt with a liquid temperature of 320 C. for 35 minutes to generate etch pits on the wafer surface, a region excluding a toric part with a width of 3 mm from the outer periphery toward the center of the wafer surface from the whole surface of the wafer surface is divided into areas of 1 mm square, and the entire range of each area is then observed with a microscope to count the number of etch pits.

5. The GaAs wafer group according to claim 4, wherein each of the plurality of GaAs wafers has an average dislocation density of 250 cm.sup.2 or less, and the average dislocation density is expressed by a value obtained by, after pretreating the wafer surface with a sulfuric acid mirror etchant (H.sub.2SO.sub.4:H.sub.2O.sub.2:H.sub.2O=3:1:1 (volume ratio)), immersing the wafer surface in a KOH melt with a liquid temperature of 320 C. for 35 minutes to generate etch pits on the wafer surface, setting 69 or 37 areas with a diameter of 3 mm at regular intervals on the whole surface of the wafer surface, observing each area with a microscope with a field of view diameter of 1.73 mm, searching the field of view where the maximum number of etch pits are observed to count the number of etch pits, determining a converted value obtained by converting the number of counts into a value per unit area (cm.sup.2), and then averaging the converted values of the respective areas.

6. The GaAs wafer group according to claim 5, wherein the plurality of GaAs wafers are obtained from a center portion of the straight body portion of the GaAs ingot and include a wafer having a carrier concentration of less than 2.010.sup.17 cm.sup.3.

7. The GaAs wafer group according to claim 4, wherein the plurality of GaAs wafers are half or more of the total number of wafers obtained from the straight body portion of the identical GaAs ingot.

8. The GaAs wafer group according to claim 7, wherein the plurality of GaAs wafers are the total number of wafers obtained from a seed side to a tail side of the straight body portion of the identical GaAs ingot.

9. A method of producing a GaAs ingot by a vertical gradient freezing method or a vertical Bridgman method, the method using silicon and indium as dopants and using boric oxide as a sealant, wherein the boric oxide is stirred to lower the silicon concentration at a center portion of a straight body portion of the GaAs ingot than the silicon concentration at a seed side of the straight body portion to cause crystal growth.

10. The method of producing a GaAs ingot according to claim 9, wherein the amount of the silicon to be charged is 110 wtppm or more and 150 wtppm or less, and the amount of the indium to be charged is 1000 wtppm or more and 5000 wtppm or less, with respect to the amount of GaAs to be charged into a furnace.

11. The method of producing a GaAs ingot according to claim 9, wherein the amount of the silicon to be charged is 120 wtppm or more and 140 wtppm or less, and the boric oxide contains silicon with 2 mol % or less.

12. The method of producing a GaAs ingot according to claim 9, wherein the stirring has a stirring rate that increases from the seed side toward a tail side of the straight body portion to make the maximum stirring rate 6 rpm or more.

13. The method of producing a GaAs ingot according to claim 9, wherein the silicon concentration at the seed side of the straight body portion is 7.010.sup.17 cm.sup.3 or more, and the silicon concentration at the center portion of the straight body portion is 6.010.sup.17 cm.sup.3 or less.

14. The method of producing a GaAs ingot according to claim 9, wherein the carrier concentration at the seed side of the straight body portion of the GaAs ingot is greater than the carrier concentration at the tail side of the straight body portion.

15. The method of producing a GaAs ingot according to claim 9, wherein the center portion of the straight body portion of the GaAs ingot has a part having a carrier concentration of less than 2.010.sup.17 cm.sup.3.

Description

BRIEF DESCRIPTION OF THE DRAWINGS

[0045] In the accompanying drawings:

[0046] FIG. 1 is a schematic diagram of a GaAs ingot of this disclosure;

[0047] FIG. 2 is a schematic diagram of a 6-inch wafer in which 69 areas are set for measuring the average dislocation density;

[0048] FIG. 3 is a cross-sectional schematic diagram of a production device used for producing the GaAs ingot of this disclosure; and

[0049] FIG. 4 is a cross-sectional schematic diagram of a crucible 3 used for producing the GaAs ingot of this disclosure and corresponds to a state where the crucible 3 is filled with raw materials, etc. before the start of crystal growth.

DETAILED DESCRIPTION

[0050] Prior to the description of embodiments, site names and physical property measurement methods are described for describing this disclosure.

<GaAs Ingot>

(Seed Side, Center Portion, and Tail Side of GaAs Ingot)

[0051] A GaAs wafer and a GaAs wafer group according to this disclosure can be obtained by cutting out a GaAs ingot obtained by a method of producing a GaAs ingot according to this disclosure. FIG. 1 is a schematic diagram of the GaAs ingot obtained according to the production method of this disclosure. The GaAs ingot has a straight body portion 18 having an approximate identical diameter via a region 19 (also referred to as a cone portion) that increases in diameter from a seed crystal 6. When a length from a position 15 at which the cone portion changes to the straight body portion to a position 17 at which the straight body portion ends is 100%, and the former position 15 is set to 0%, while the latter position 17 is set to 100%, the range of 1 to 5% is referred to as a seed side of the straight body portion (hereinafter, simply referred to as a seed side), the range of 40 to 60% is referred to as a center portion of the straight body portion (hereinafter, simply referred to as a center portion), and the range of 80 to 92% is referred to as a tail side of the straight body portion (hereinafter, simply referred to as a tail side). FIG. 1 illustrates a position 16, which is the midpoint (50%) between the position 15 and the position 17. When a length from the position 15 at which the cone portion changes to the straight body portion to the position 17 at which the straight body portion ends is 100%, the percent of the position of each wafer from the seed side of the straight body portion is also referred to as a position from the straight body seed.

[0052] Respective measurement values of the silicon (Si) concentration, the indium (In) concentration, the boron (B) concentration, the carrier concentration, the average dislocation density, the maximum dislocation density, the proportion of the area of a region with zero dislocation density to the wafer surface, and the absorption coefficient at a wavelength of 940 nm of the GaAs wafer and the GaAs wafer group according to this disclosure can be obtained by performing the measurement on a wafer obtained from the straight body portion 18 of the GaAs ingot.

[0053] The size of the wafer according to this disclosure is a wafer size determined in the SEMI standard. The size of the wafer can be selected as appropriate from the diameter of the straight body portion 18 of the GaAs ingot. The size of the wafer can be, for example, 2 inches (diameter: 50 mm0.1 mm) or more and is preferably 3 inches (diameter: 76 mm0.1 mm) or more. From the point of the appropriateness for surface-emitting laser application, the size of the wafer is preferably 6 inches (diameter: 150 mm0.1 mm) or more. No specific limitations are placed on the upper limit of the wafer size. The wafer size can be, for example, 8 inches (diameter: 200 mm0.1 mm) or less.

[0054] The evaluation at the seed side, the center portion, and the tail side of the GaAs ingot can be performed on wafers cut out from the respective ranges.

[0055] In the measurement, any of upper and lower two surfaces of the wafer can be used.

[0056] The following describes methods of measuring respective measurement values of the carrier concentration, the average dislocation density, the maximum dislocation density, the proportion of the area of a region with zero dislocation density to the wafer surface, the absorption coefficient, as well as the Si concentration, the In concentration, and the B concentration.

(Method of Measuring Carrier Concentration)

[0057] The carrier concentration is a value measured by the Hall measurement using the Van der Pauw method after breaking out a fraction with a size of 10 mm10 mm at the wafer center portion from the extracted wafer and putting indium electrodes to its four corners to heat the fraction to 330 to 360 C.

(Method of Measuring Average Dislocation Density)

[0058] The average dislocation density is obtained by the measurement of a etch pit density (EPD). The measurement is performed by, after pretreating the surface of the extracted wafer with a sulfuric acid mirror etchant (H.sub.2SO.sub.4:H.sub.2O.sub.2:H.sub.2O=3:1:1 (volume ratio)), immersing the wafer in a KOH melt with a liquid temperature of 320 C. for 35 minutes to generate etch pits, and counting the number of the etch pits. The measurement objects are etch pits that have hexagon-like shapes specific to zinc blende type crystals and have a major axis (length of diagonal passing through the center) of 20 m or more.

[0059] The measurement of the etch pit density is performed by setting 69 or 37 areas with a diameter of 3 mm on the wafer, observing each area with a microscope, and counting the number of the generated etch pits.

[0060] The 69 or 37 areas are evenly distributed over the whole wafer surface.

[0061] In a case of a 6-inch wafer, 69 areas are set at positions equally dispersed at intervals of 15 mm. In a case of a 3-inch wafer, 37 areas are set at positions equally dispersed at intervals of 10 mm.

[0062] When 69 areas are set at equally dispersed positions, the interval of each area is 5 mm in a case of a 2-inch wafer, 10 mm in a case of a 4-inch wafer, and 20 mm in a case of an 8-inch wafer.

[0063] FIG. 2 illustrates a schematic diagram of a 6-inch wafer in which 69 areas are set.

[0064] For the observation of each area, a 10 objective lens with a field of view diameter of 1.73 mm is used. For all areas, the field of view in which the greatest number of pits are observed is searched in each area to count the number of the etch pits, and the number of etch pit counts is converted into a value per unit area (cm.sup.2). The value obtaining by averaging the converted values of the numbers of etch pit counts in the respective areas is an average dislocation density. The measurement objects are etch pits that have hexagon-like shapes specific to zinc blende type crystals and have a major axis (length of diagonal passing through the center) of 20 m or more.

(Method of Measuring Proportion of Area of Region with Zero Dislocation Density to Wafer Surface and Maximum Dislocation Density)

[0065] The proportion of the area of a region with zero dislocation density to the wafer surface is determined by generating etch pits in the same way as the above and measuring the distribution of these etch pits.

[0066] For the distribution of the etch pits, a region excluding a toric part with a width of 3 mm from the outer periphery toward the center of the wafer surface from the whole wafer surface is divided into areas of 1 mm square, and each area is observed with a microscope using a 10 objective lens to count the number of etch pits in each area. At a position where the outer peripheral line of the region excluding a toric part with a width of 3 mm overlaps the areas of 1 mm squares (the outer peripheral line crosses the 1 mm squares), when the area that falls within the measurement region within the outer peripheral line of a 1 mm square is large, the total area of this 1 mm square is measured, while the area that falls within the measurement region within the outer peripheral line of a 1 mm square is small, the total area of this 1 mm square is not measured, so that the area surrounded by the 1 mm squares with respect to the area surrounded by the outer peripheral line has an error within 2% (preferably, an error within 1.5%). For example, in the embodiment, the effective number of the areas of 1 mm squares to be measured at the whole wafer surface can be 3881 in the case of a 3-inch wafer (diameter: 76 mm), 6849 in the case of a 4-inch wafer (diameter: 100 mm), and 16529 in the case of a 6-inch wafer (diameter: 150 mm). The number of etch pits in each area may be counted by taking picture of each area using a camera equipped with a 10objective lens. The proportion of the number of areas where the number of etch pits is 0 to the total number of areas is the proportion of the area of a region with zero dislocation density to the wafer surface.

[0067] Moreover, the greatest number of counts of the numbers of etch pit counts in the respective areas is the maximum dislocation density (mm.sup.2).

(Method of Measuring Absorption Coefficient)

[0068] When the absorption coefficient is measured, both of the back surface and the front surface of the extracted wafer is mirror finished to be a damage free state. At this time, in a case of a wafer sliced using a wire-saw, it is desirable to mirror finish the wafer by polishing both surface with 70 m or more in total. The absorption coefficient is a value obtained by performing transmittance measurement with a spectrophotometer (UH5700 produced by Hitachi High-Tech Science Corporation) using a sample cut out with a size of 20 mm20 mm from around the center of the GaAs wafer that has been mirror finished in such a manner and whose thickness after finishing has been measured. The measurement conditions are as described below: [0069] Baseline setting: Air calibration; [0070] Start wavelength: 1300 nm; [0071] End wavelength: 850 nm; [0072] Sampling interval: 1 nm; [0073] Number of measurements: 1 time; [0074] Scanning speed: 60 nm/min; and [0075] Slit width: 2 nm.

[0076] An absorption coefficient was determined according to the following formulas [1] and [2] using a double-sided reflection model from the transmittance measured using the spectrophotometer. For calculating the refractive index for each wavelength, the document value described in Refractive Index of GaAs_Journal of Applied Physics 1964 was employed.

[00001] [ Mathematica 1 ] T = I I 0 = ( 1 - R ) 2 exp ( - d ) 1 - R 2 exp ( - 2 d ) [ 1 ] [ Mathematica 2 ] R = ( n - 1 ) 2 ( n + 1 ) 2 [ 2 ]

[0077] However, I.sub.0 is a light intensity before incidence, I is a light intensity after wafer transmission, T is a transmittance, R is a reflectance, is an absorption coefficient, d is a wafer thickness, and n is a wafer refractive index.

(Method of Measuring Si Concentration, in Concentration, and B Concentration)

[0078] The Si concentration, the In concentration, and the B concentration are values obtained by etching the surface of the extracted wafer with an etchant (NH.sub.4OH:H.sub.2O.sub.2:H.sub.2O=1:1:10 (volume ratio)) to a depth of 5 m, washing the wafer with pure water, drying it, and then analyzing it by Secondary Ion Mass Spectrometry (SIMS).

[0079] Specifically, for Si and B, the wafer is measured to a depth of 0.5 to 1 m from the surface by setting the ion energy to 14.5 keV by the SIMS analysis with cesium ions. For In, the wafer is measured to a depth of 3 m from the surface by setting the ion energy to 5.5 keV by the SIMS analysis with oxygen ions.

<Method of Producing GaAs Ingot>

[0080] The following describes a method of producing a GaAs ingot according to this disclosure. In this production method, by the vertical gradient freezing (VGF) method or the vertical Bridgman (VB) method, using silicon (Si) and indium (In) as dopants, and using boric oxide (B.sub.2O.sub.3) as a sealant, boric oxide (B.sub.2O.sub.3) is stirred to lower the silicon concentration at the center portion of the GaAs ingot than the silicon concentration at the seed side to cause crystal growth.

[0081] In the method of producing a GaAs ingot according to this disclosure, In is further added as a dopant in addition to Si to achieve low dislocation density of the GaAs ingot to be obtained.

[0082] In the production of the GaAs ingot by the vertical gradient freezing (VGF) method or the vertical Bridgman (VB) method, the crystal growth advances such that the solid-liquid interface moves from the edge at the seed crystal side toward the edge at the opposite side. After the crystal growth passes through the cone portion, in general, the condensation of Si into a GaAs melt occurs by segregation (segregation coefficient of Si into GaAs (0.14)) to increase the Si concentration toward the tail side. Suppressing the increase in Si concentration associated with the crystal growth to lower the Si concentration at the center portion of the GaAs ingot than the Si concentration at the seed side is advantageous to increase the proportion of the area of a region with zero dislocation density. In the method of producing a GaAs ingot according to this disclosure, the Si concentration is controlled as describe below.

[0083] In the production of the GaAs ingot, Si is dissolved in the GaAs melt, and the following reaction occurs at the interface with B.sub.2O.sub.3.


3Si(in melt)+2B.sub.2O.sub.3.fwdarw.3SiO.sub.2(into B.sub.2O.sub.3)+4B(in melt)

[0084] In the method of producing a GaAs ingot according to this disclosure, by stirring B.sub.2O.sub.3 during the crystal growth, B.sub.2O.sub.3 with a small content of Si is supplied to the interface with the melt to facilitate the reaction between B.sub.2O.sub.3 and Si in the melt, which advances the above reaction to the right side to suppress the increase in Si concentration. At this time, the stirring is performed so that the Si concentration at the center portion of the GaAs ingot is lower than the Si concentration at the seed side. In a state where In is used as a dopant and In exists in the GaAs melt, the crystal growth is performed from the seed to the cone portion in a state where a large amount of Si has been preliminarily contained in the melt, and from the crystal growth of the straight body portion, Si in the melt is incorporated into B.sub.2O.sub.3 efficiently in large amounts to prevent the Si concentration from increasing due to the segregation of Si. In this manner, it is possible to obtain a wafer with suppressed carrier concentration and low dislocation density, as well as a large proportion of the area of a region with zero dislocation density to the GaAs wafer surface. By incorporating a large amount of Si in the melt into B.sub.2O.sub.3, a large amount of B is supplied into the melt.

[0085] In this manner, it is possible to produce a GaAs ingot that can obtain more wafers with large proportion of the area of a region with zero dislocation density, and low carrier concentration, in cooperation with the effect by the addition of In as a dopant.

[0086] Moreover, in the method of producing a GaAs ingot according to this disclosure, the activation rate of silicon added as a dopant can be reduced, which can control the carrier concentration and thus the absorption coefficient.

[0087] The following describes the production method in more detail with reference to FIG. 3 and FIG. 4.

(Production Device and Temperature Control)

[0088] FIG. 3 schematically illustrates a cross-sectional view of an example of a production device used in the method of producing a GaAs ingot according to this disclosure.

[0089] The production device illustrated in FIG. 3 includes an air tight container 7 that can be evacuated and filled with atmosphere gas from the outside, a crucible 3 arranged at the center in the air tight container 7, a crucible housing container (susceptor) 2 that houses and holds the crucible 3, a mechanism 14 that moves up and down and/or rotates the crucible housing container (susceptor) 2 (only an up-and-down and rotating rod is illustrated), and a heater 1 mounted to surround the crucible housing container (susceptor) 2 in the air tight container 7.

[0090] Above the crucible 3, an upper rod 21, to which a stirring blade 20 that can rotate and move up and down is attached, is arranged. The stirring blade 20 and the upper rod 21 form a stirring means. The stirring blade 20 can be removed from the upper rod 21. A sealant housing container and other members can be attached to the upper rod 21.

[0091] The crucible 3 can be formed of pyrolytic boron nitride (PBN). In FIG. 3, the crucible 3 is filled with the seed crystal 6, compound semiconductor raw materials 5, and a sealant (B.sub.2O.sub.3) 4, and the air tight container 7 is filled with an inert gas 8 as an example.

[0092] FIG. 4 schematically illustrates a cross-sectional view of an example of a crucible used in the method of producing a GaAs ingot according to this disclosure and corresponds to a state where the crucible is filled with raw materials, etc. before the start of crystal growth. The crucible 3 illustrated in FIG. 4 is filled with the seed crystal 6, GaAs polycrystalline raw materials 9, a dopant (silicon) 10, a dopant (indium) 11, and a sealant (B.sub.2O.sub.3) 4. In FIG. 4, the GaAs polycrystalline raw materials 9 are arranged as crushed GaAs polycrystals (9A), cylindrical GaAs polycrystal containers (9B), and disk GaAs polycrystals (9C). However, the GaAs polycrystalline raw materials 9 are not limited to such an aspect. For example, only crushed GaAs polycrystals may be arranged.

[0093] After the end of the filling, in a growing furnace filled with the inert gas, the temperature of the GaAs polycrystalline raw materials 9 is increased to the melting point of GaAs, 1238 C., or more, while applying a temperature gradient by a PID controlled heater to decrease the temperature at the side of the seed crystal 6, to prevent the seed crystal 6 from melting. Then, the GaAs polycrystalline raw materials 9 and the sealant (B.sub.2O.sub.3) 4 are melted to dissolve the dopant (silicon) and the dopant (indium) 11 in the GaAs melt. Subsequently, when the temperature around the seed crystal 6 is increased and the upper portion of the seed crystal 6 is melted, the entire temperature is gradually decreased while applying the temperature gradient, which can obtain a GaAs ingot. At this time, the rate of temperature decrease is preferably 10 C./h or less.

(Stirring)

[0094] In the method of producing GaAs according to this disclosure, the sealant (B.sub.2O.sub.3) 4 is stirred during the crystal growth. At this time, the stirring is performed so that the Si concentration at the center portion of the GaAs ingot is lower than the Si concentration at the seed side. It is preferable to start the stirring between the time point at which the crystal growth starts at the seed side of the straight body portion and the time point at which the crystal growth reaches the center portion (position from the straight body seed: 1 to 40%). It is more preferable to start the stirring at the time point with a position from the straight body seed of 1 to 20%. The stirring may be started prior to this time point. For example, the stirring may be started in the middle of the cone portion or at the time point at which the crystal growth starts at a part where the cone portion is switched to the straight body portion (position from the straight body seed: around 0%). The stirring preferably continues until the crystal growth at the tail side of the straight body portion ends and may be continue until the crystal growth ends.

[0095] The stirring is preferably performed by arranging and rotating the stirring means in the sealant (B.sub.2O.sub.3) 4. The number of rotations is preferably adjusted by gradually increasing it from a small number so as to moderately adjust the change in Si concentration. The number of rotations may be changed stepwise or changed continuously. The maximum number of rotations to reach is preferably 6 rpm or more, and more preferably 10 rpm or more, from the point of reaction promotion. The number of rotations can be, for example, 20 rpm or less.

[0096] The stirring means may have a form where the stirring blade is attached to around the rotation shaft.

[0097] No specific limitations are placed on the shape of the stirring blade. The stirring blade can be formed of a plate member with a predetermined shape and is, for example, formed of two to eight approximately quadrangular plate members. As its material, carbon, BN, etc. are used. The plate member is preferably attached with an angle of gradient of 45 or more and 135 or less with respect to the interface formed by the GaAs melt and B.sub.2O.sub.3 in a resting state.

[0098] For the stirring blade, the area formed by the rotation locus when the stirring means is rotated is preferably 30% or more, and more preferably 70% or more of the area of the interface formed by the GaAs melt and B.sub.2O.sub.3 in the resting state.

[0099] The distance between the lower end of the stirring blade and the interface formed by the GaAs melt and B.sub.2O.sub.3 in the resting state is preferably less than 2 mm, and preferably 1 mm or less. However, it is preferable to prevent the lower end of the stirring blade from contacting the interface.

(Seed Crystal)

[0100] No specific limitations are placed on the size of the seed crystal 6. However, the seed crystal 6 may have a cross-sectional area of, for example, 1 to 20% and preferably have a cross-sectional area of 3 to 17% with respect to the cross-sectional area having a diameter that is the inner diameter of the crucible 3. When the diameter of the crystal to be grown exceeds 100 mm, the cross-sectional area of the seed crystal 6 can be 2 to 10% with respect to the cross-sectional area having a diameter that is the crucible inner diameter.

(Crucible Inner Diameter and Wafer Size)

[0101] The inner diameter of the crucible 3 is preferably slightly larger than the aimed wafer size. The aimed wafer size can be, for example, 2 inches or more and is preferably 3 inches or more, and further preferably 6 inches or more. No specific limitations are placed on the upper limit of the wafer size. The upper limit of the wafer size can be, for example, 8 inches or less.

(Dopant)

[0102] Silicon (Si) and indium (In) are used as dopants. The dopant (silicon) 10 is added to the GaAs polycrystalline raw materials 9, with a weight to achieve a desired concentration by the shot of high purity Si or by crushing a high purity Si substrate. The dopant (indium) 11 is also added to the GaAs polycrystalline raw materials 9, with a weight to achieve a desired concentration using high purity In, indium compound (e.g., high purity indium arsenide (InAs)).

[0103] It is advantageous to have high Si concentration and good crystallizability at a region from around the seed crystal to the cone portion, which is an early stage of the crystal growth, for low dislocation density. Thus, the silicon charge amount is preferably equal to or more than the amount used for producing a normal silicon doped GaAs ingot.

[0104] The silicon charge amount can be, for example, 110 wtppm or more and 150 wtppm or less and is preferably 120 wtppm or more and 140 wtppm or less, and more preferably 130 wtppm or more and 140 wtppm or less, with respect to GaAs polycrystalline raw materials. The silicon charge amount does not include the amount of silicon contained in B.sub.2O.sub.3.

[0105] The silicon charge amount can be an amount to have a silicon concentration at the seed side of the straight body portion of 7.010.sup.17 cm.sup.3 or more, when a GaAs ingot is produced under the same conditions except that B.sub.2O.sub.3 is not stirred. In particular, with a large diameter of 4 inches or more such as 6 inches, by setting the silicon concentration at the seed side of the straight body portion to 7.010.sup.17 cm.sup.3 or more, at least a wafer at the center portion of the straight body portion has low dislocation density, and it is possible to obtain a wafer with a large proportion of the area of a region with zero dislocation density to the GaAs wafer surface. However, if indium to be described below is not charged, even though the silicon concentration at the seed side of the straight body portion is set to 7.010.sup.17 cm.sup.3 or more, the proportion of the area of a region with zero dislocation density is small and is not 91.0% or more.

[0106] The indium charge amount can be 100 wtppm or more and 5000 wtppm or less and is preferably 500 wtppm or more and 4000 wtppm or less, and more preferably 1000 wtppm or more and 2000 wtppm or less, with respect to the GaAs polycrystalline raw materials. When high purity indium arsenide (InAs) is added to add In, the indium charge amount may be converted from the charge amount of InAs raw materials. The melting point of In is 156 C., and the melting point of InAs is 942 C. Thus, these melting points are significantly lower than the melting point of GaAs, 1238 C. When, previously melted In adheres to around the seed crystal 6 before the start of GaAs crystal growth, single crystallization is inhibited. Thus, any measures are necessary to prevent the previously melted In from easily adhering to around the seed crystal 6, such as putting the dopant (indium) 11 into a position away from the seed crystal 6 or devising the arrangement of the GaAs polycrystalline raw materials 9.

[0107] As the above measures, one or more of the following measures are preferably used. FIG. 4 illustrates an example of the aspect.

[0108] The dopant (indium) 11 is arranged above the center of the crucible (position corresponding to the center portion of the ingot).

[0109] The dopant (indium) 11 is put into a container (GaAs container) produced from GaAs crystal or GaAs polycrystal, so that the dopant inside does not come out of the container until the temperature at which the GaAs container melts.

[0110] The dopant (silicon) 10 is preferably arranged below the center of the crucible (position corresponding to the center portion of the ingot) (seed crystal side). The dopant (silicon) 10 may be put into the GaAs container, so that the dopant inside does not come out of the container until the temperature at which the GaAs container melts. Silicon has a density lower than that of GaAs. Thus, the dopant (silicon) floats upward in the melt, and the silicon concentration in the GaAs melt at the seed crystal side decreases, which may decrease the silicon concentration at the seed side of the GaAs ingot. However, the use of the GaAs container is effective to avoid such matters.

[0111] The size of the seed crystal 6 is preferably within the above range also for preventing In from easily adhering to around the seed crystal 6.

[0112] Elements conceivable as dopants other than silicon and indium include beryllium (Be), magnesium (Mg), aluminum (Al), carbon (C), germanium (Ge), tin (Sn), nitrogen (N), sulfur(S), selenium (Se), and tellurium (Te) and further include zinc (Zn), cadmium (Cd), chromium (Cr), and antimony (Sb). However, these elements are allowable in inevitably mixed amounts, but it is preferable that these elements are not intentionally added.

(Sealant (B.sub.2O.sub.3))

[0113] As the sealant (B.sub.2O.sub.3) 4, for the reaction promotion with silicon, a sealant (B.sub.2O.sub.3) with reduced content of silicon is preferably used. For example, the silicon concentration in B.sub.2O.sub.3 can be 2 mol % or less, is preferably 1 mol % or less, and may be 0 mol %. A smaller silicon concentration in B.sub.2O.sub.3 tends to decrease the activation rate. Moreover, by setting the silicon concentration in B.sub.2O.sub.3 to 1 mol % or less, it is possible to obtain more wafers with a large proportion of the area of a region with zero dislocation density to the GaAs wafer surface, from the ingot.

[0114] Silicon may be contained in B.sub.2O.sub.3 in a form of Si oxide.

[0115] In addition to the above, conventionally well-known methods may be added to adjust the concentrations with which Si, In, and B are incorporated into the GaAs ingot during the crystal growth, and the carrier concentration, the average dislocation density, and the absorption coefficient.

[0116] According to the method of producing a GaAs ingot according to this disclosure, at least any position of the seed side, the center portion, and the tail side of the GaAs ingot, it is possible to have a part having a silicon concentration of 1.010.sup.17 cm.sup.3 or more and less than 1.110.sup.18 cm.sup.3, an indium concentration of 3.010.sup.18 cm.sup.3 or more and less than 3.010.sup.19 cm.sup.3, and a boron concentration of 2.510.sup.18 cm.sup.3 or more, having a carrier concentration of 1.010.sup.16 cm.sup.3 or more and 4.010.sup.17 cm.sup.3 or less, and having a region with zero dislocation density to the wafer surface of 91.0% or more.

[0117] It is preferable that at least the center portion of the straight body portion has such a part. It is more preferable that all of the seed side, the center portion, and the tail side of the straight body portion each have such a part.

[0118] In addition, this part can have an average dislocation density of 250 cm.sup.2 or less and can have an absorption coefficient at a wavelength of 940 nm of 3.5 cm.sup.1 or more and 7.0 cm.sup.1 or less.

<GaAs Wafer>

[0119] The GaAs wafer according to this disclosure can be obtained by cutting out a wafer from at least any position of the seed side, the center portion, and the tail side of the GaAs ingot obtained by the method of producing a GaAs ingot according to this disclosure. The GaAs wafer according to this disclosure can be preferably obtained from the center portion and can be further preferably obtained from all of the seed side, the center portion, and the tail side.

[0120] The GaAs wafer according to this disclosure has a silicon concentration of 1.010.sup.17 cm.sup.3 or more and less than 1.110.sup.18 cm.sup.3, an indium concentration of 3.010.sup.18 cm.sup.3 or more and less than 3.010.sup.19 cm.sup.3, and a boron concentration of 2.510.sup.18 cm.sup.3 or more, has a carrier concentration of 1.010.sup.16 cm.sup.3 or more and 4.010.sup.17 cm.sup.3 or less, and has a region with zero dislocation density to the wafer surface of 91.0% or more. This GaAs wafer can have an average dislocation density of 250 cm.sup.2 or less and can have an absorption coefficient at a wavelength of 940 nm of 3.5 cm.sup.1 or more and 7.0 cm.sup.1 or less.

[0121] The following describes the ranges of the Si concentration, the In concentration, the B concentration, the average dislocation density, the maximum dislocation density, the proportion of the area of a region with zero dislocation density to the wafer surface, the carrier concentration, the absorption coefficient, etc. of the GaAs wafer according to this disclosure.

(Range of Si Concentration)

[0122] From the viewpoint that an excessive Si concentration causes free carrier absorption and the viewpoint of controlling the carrier concentration, the Si concentration of the GaAs wafer according to this disclosure is 1.010.sup.17 cm.sup.3 or more and less than 1.110.sup.18 cm.sup.3.

(Range of in Concentration)

[0123] From the point of ensuring the effect of decrease in dislocation density by the addition of In, while preventing displacement of lattice constants or bandgap of GaAs crystal from occurring due to the excessive In concentration, the In concentration of the GaAs wafer according to this disclosure is 3.010.sup.18 cm.sup.3 or more and less than 3.010.sup.19 cm.sup.3.

(Range of B Concentration)

[0124] The GaAs wafer according to this disclosure can be advantageously obtained by the reaction promotion between the sealant (B.sub.2O.sub.3) and Si as a dopant, in the crystal growth of the GaAs ingot by the VGF method or the VB method. Thus, the B concentration is 2.510.sup.18 cm.sup.3 or more, and the B concentration is preferably 3.010.sup.18 cm.sup.3 or more. No specific limitations are placed on the upper limit of the B concentration. However, the B concentration can be 3.010.sup.19 cm.sup.3 or less.

(Elements Other than the Above and Concentrations Thereof)

[0125] It is preferable that elements other than Si and In are not added, other than GaAs, except for B and oxygen (O) mixed in the GaAs ingot by B.sub.2O.sub.3 used as the sealant. Only Si and In are added as dopants, and it is preferable that the other elements are not intentionally added as dopants.

[0126] Elements conceivable as dopants other than silicon and indium include beryllium (Be), magnesium (Mg), aluminum (Al), carbon (C), germanium (Ge), tin (Sn), nitrogen (N), sulfur(S), selenium (Se), and tellurium (Te) and further include zinc (Zn), cadmium (Cd), chromium (Cr), and antimony (Sb). However, these elements are allowable in inevitably mixed amounts, but it is preferable that these elements are not intentionally added.

[0127] For example, each concentration of Al, C, and Zn in GaAs by the SIMS analysis is preferably 310.sup.16 cm.sup.3 or less (including zero). Each concentration of Be, Mg, Ge, Sn, N, S, Se, Te, Cd, Cr, and Sb other than these elements is preferably 510.sup.15 cm.sup.3 or less (including zero). Furthermore, the concentration of N is more preferably 110.sup.15 cm.sup.3 or less.

(Range of Average Dislocation Density)

[0128] The value of the average dislocation density of the GaAs wafer according to this disclosure is preferably 250 cm.sup.2 or less. No specific limitations are placed on the lower limit of the average dislocation density. When the average dislocation density is 10 cm.sup.2 or more, in particular, 30 cm.sup.2 or more, the effect of specifying the proportion of the area a region with zero dislocation density is effectively provided.

(Proportion of Area of Region with Zero Dislocation Density to Wafer Surface)

[0129] The GaAs wafer according to this disclosure has a proportion of the area of a region with zero dislocation density to the wafer surface of 91.0% or more. Thus, when the GaAs wafer is used for a surface-emitting laser such as a semiconductor laser, good characteristics in applications thereof can be achieved. The proportion of the area of a region with zero dislocation density to the wafer surface may be 100%.

(Range of Carrier Concentration)

[0130] The GaAs wafer according to this disclosure has a carrier concentration of 1.010.sup.16 cm.sup.3 or more and 4.010.sup.17 cm.sup.3 or less.

(Range of Absorption Coefficient)

[0131] The absorption coefficient at a wavelength of 940 nm is preferably 3.5 cm.sup.1 or more and 7.0 cm.sup.1 or less.

<GaAs Wafer Group>

[0132] The GaAs wafer group according to this disclosure can be obtained by cutting out a plurality of wafers from at least any position of the seed side, the center portion, and the tail side of the GaAs ingot obtained by the method of producing a GaAs ingot according to this disclosure. The GaAs wafer group according to this disclosure can be preferably obtained from the center portion and can be further preferably obtained from all of the seed side, the center portion, and the tail side.

[0133] The GaAs wafer group according to this disclosure is consist of a plurality of wafers obtained from an identical ingot. No specific limitations are placed on the number of the plurality of wafers so long as the number is 2 or more. However, the plurality of wafers are preferably half or more of the total number of wafers that can be cut out from an identical ingot, more preferably the total number of wafers obtained from the center portion of an identical ingot, and further preferably the total number of wafers obtained from the seed side to the tail side of an identical ingot. The plurality of wafers are particularly preferably the total number of wafers obtained between the edge at the seed crystal side of the seed side and the edge opposite to the seed crystal of the tail side.

[0134] Each of the plurality of wafers has a silicon concentration of 1.010.sup.17 cm.sup.3 or more and less than 1.110.sup.18 cm.sup.3, an indium concentration of 3.010.sup.18 cm.sup.3 or more and less than 3.010.sup.19 cm.sup.3, and a boron concentration of 2.510.sup.18 cm.sup.3 or more, has a carrier concentration of 1.010.sup.16 cm.sup.3 or more and 4.010.sup.17 cm.sup.3 or less, and has a region with zero dislocation density to the wafer surface of 91.0% or more. This GaAs wafer can have an average dislocation density of 250 cm.sup.2 or less and can have an absorption coefficient at a wavelength of 940 nm of 3.5 cm.sup.1 or more and 7.0 cm.sup.1 or less. These preferred ranges are as described for the GaAs wafer according to this disclosure.

[0135] It is preferable that the plurality of wafers include a wafer obtained from the center portion of the straight body portion of the GaAs ingot and that the wafer obtained from the center portion further has a carrier concentration of less than 2.010.sup.17 cm.sup.3. The carrier concentration of the wafer obtained from the center portion can be 1.010.sup.16 cm.sup.3 or more.

[0136] The GaAs wafer according to this disclosure has suppressed carrier concentration and low dislocation density, as well as a large proportion of the area of a region with zero dislocation density to the GaAs wafer surface, and thus is suitable for the substrate of the surface-emitting laser including a vertical cavity surface-emitting laser (VCSEL).

[0137] The above describes the examples of representative embodiments of this disclosure, and this disclosure is not limited to these examples. The following describes this disclosure in more detail using examples. However, this disclosure is not limited to the following examples.

EXAMPLES

(Crystal Number 1)

[0138] A GaAs ingot was produced using a production device having a configuration illustrated in FIG. 3. The stirring blade is formed by attaching four quadrangular plate members with a material having no effect on the crystal characteristics, such as carbon and BN, to the rod. The area formed by the rotation locus when the stirring blade rotates is 50% or more of the area of the interface formed by the GaAs melt and B.sub.2O.sub.3 in the resting state.

<Filling of Crucible with Raw Materials>

[0139] The crucible 3 formed of PBN with an inner diameter of 159.9 mm and the inner diameter of the seed portion of 6.0 to 6.5 mm was prepared as a crucible. The crucible was filled with the GaAs polycrystalline raw materials 9A of 20,00010 g, which were obtained by crushing GaAs polycrystal formed by synthesizing Ga of 6N (purity: 99.9999% or more) and As of 6N, and the GaAs seed crystal 6, which was cut out such that a (100) surface is a crystal growth surface, as illustrated in FIG. 4. The diameter of the GaAs seed crystal 6 was adjusted by a combination of machine grinding and etching so that it is smaller than the inner diameter of the seed portion of each crucible by about 0.5 mm. In the middle of filling the crucible with the GaAs polycrystal, the crucible was filled with high purity Si shot of 100 wtppm as the dopant (silicon) 10 and high purity InAs shot of 2000 wtppm (In equivalent: 1210 wtppm) as the dopant (indium) 11, with respect to the GaAs polycrystalline raw materials. No impurity elements were intentionally added other than Si and In. The crucible was filled with the granular dopant (silicon) 10 and dopant (indium) 11, which were each in a state contained in a GaAs container formed by sandwiching a cylindrical GaAs polycrystal 9B between disk GaAs polycrystals 9C from up and down, so that the dopant inside does not come out of the GaAs container until the temperature at which the GaAs container melts. The dopant (indium) 11 was arranged above the center of the crucible 3, while the dopant (silicon) 10 was arranged near the seed crystal 6 under the center of the crucible 3.

<Crystal Growth>

[0140] After the crucible was filled with these raw materials, the crucible was filled with the sealant, B.sub.2O.sub.3 (Si concentration: 5 mol %) 4 of 96510 g. The crucible 3 after the filling was set in the crucible housing container (susceptor). After the inside of the production device illustrated in FIG. 3 was repeatedly evacuated and substituted by Ar gas to make an inert gas atmosphere, single crystal was grown by the VGF method.

[0141] In the crystal growth step, first, the temperature of the raw materials in the crucible was increased to the melting point of GaAs, 1238 C., or more to prepare a melt, while applying a temperature gradient by a PID controlled heater to decrease the temperature at the seed crystal side, to prevent the GaAs seed crystal from melting. Then, after increasing the temperature around the seed crystal to melt the upper portion of the seed crystal, the temperature of the entire furnace was decreased at a rate of 10 C./h or less by heater control while applying the temperature gradient, which grew an n-type GaAs ingot with Si as a dopant.

[0142] After the ingot grew to the place where the cone portion underwent the crystal growth to reach the crystal straight body portion, the stirring blade was rotated to start the stirring of B.sub.2O.sub.3, such that the distance between the interface between the sealant, B.sub.2O.sub.3, and the crystal tail side, and the lower end of the stirring blade was 3 mm or less and the lower end did not contact the interface. The rotation rate of the stirring blade is increase stepwise from a small number of rotations to 10 rpm, and the stirring was continued at 10 rpm by the completion of growth of the tail side. The number of rotations of the stirring blade was adjusted as the number of rotations increases stepwise, so that the number of rotations is 5 rpm from the position of 25 mm from the place where the cone portion underwent the crystal growth to reach the crystal straight body portion to the straight body portion side (position from the straight body seed: 16%) to the position of 50 mm, 7.6 rpm from the position of 50 mm (position from the straight body seed: 30%) to the position of 100 mm, and 10 rpm after the position of 100 mm (position from the straight body seed: 61%).

<Evaluation>

[0143] The straight body portion of the grown GaAs ingot was sliced with a wire-saw to form a wafer. The wafer size corresponds to 6 inches. The last cutting surface was at a position of 20 mm from the edge at the side opposite to the seed crystal side of the ingot (in the seed side direction).

[0144] The evaluation was performed on each wafer obtained at the seed side, the center portion, and the tail side of the straight body portion of the GaAs ingot, and each wafer obtained between the seed side and the center portion and between the center portion and the tail side.

[0145] In the measurement, which is described below, at least three wafers were used for each position. The cutting out position from the ingot of one of these wafers is as presented in Table 1. When a length from the position at which the cone portion of the ingot changes to the straight body portion to the last cutting surface, which is the position at which the straight body portion ends, is 100%, the former position is 0%, and the latter position is 100%.

[0146] From a region (wafer center portion) including the center of the crystal of the sliced wafer (or offcut part), using cleavage of the (110) surface, a fraction with a size of 10 mm10 mm was broken out, and the carrier concentration was measured by the Hall measurement using the Van der Pauw method as described above.

[0147] After the pretreatment was performed as describe above using the remnant of the wafer used for the Hall measurement, the Si concentration, the In concentration, and the B concentration were measured by the SIMS analysis using a device produced by CAMECA.

[0148] The number of etch pits was counted as described above on the surface of the wafer adjacent to (opposite to via an identical cutting surface) the above wafer used for the Hall measurement, and the number of counts was evaluated as an average dislocation density (cm.sup.2).

[0149] When the number of etch pits was 1000 cm.sup.2 or more, the counting was performed by changing the 10 objective lens to a 5 objective lens with a field of view diameter of 3.46 mm.

[0150] The proportion of the area of a region with zero dislocation density to the wafer surface, and the maximum dislocation density were determined as described above, using a wafer near the wafer used for the Hall measurement or the EPD measurement.

[0151] The absorption coefficient at a wavelength of 920 nm was measured, using a wafer near the wafer used for the Hall measurement or the EPD measurement. When the absorption coefficient was measured, the transmittance was measured using a spectrophotometer (UH5700 produced by Hitachi High-Tech Science Corporation), and the absorption coefficient was determined further using the aforementioned formulas [1] and [2].

(Crystal Numbers 2 to 6 and Crystal Number 0)

[0152] Each GaAs ingot of Crystal numbers 2 to 6 and Crystal number 0 was produced and evaluated in the same manner as in Crystal number 1, except that the condition was changed to the condition presented in Table 1.

(Crystal Number 7)

[0153] An GaAs ingot was grown in the same manner as in Crystal number 1, using a production device for 3-inch wafer. High purity Si shot of 130 wtppm as a dopant (silicon) and high purity InAs shot of 2000 wtppm (In equivalent: 1210 wtppm) were used with respect to the GaAs polycrystalline raw materials. A wafer was obtained and evaluated in the same manner as in Crystal number 1, except that the straight body portion of the grown GaAs ingot was slice with a wire-saw to form a wafer corresponding to 3 inches.

(Crystal Number 8)

[0154] A GaAs ingot of Crystal number 8 was produced in the same manner as in Crystal number 6, except that the number of rotations of the stirring blade was adjusted as the number of rotations increases stepwise, so that the number of rotations is 5 rpm from the position of 12.5 mm from the place where the cone portion underwent the crystal growth to reach the crystal straight body portion to the straight body portion side (position from the straight body seed: 8%) to the position of 50 mm, 7.6 rpm from the position of 50 mm to the position of 100 mm, and 10 rpm after the position of 100 mm. Then, a wafer was obtained and evaluated.

(Crystal Number 9)

[0155] A GaAs ingot of Crystal number 9 was produced and evaluated in the same manner as in Crystal number 8, except that the Si charge amount was changed from 140 wtppm to 130 wtppm, and the Si concentration in B.sub.2O.sub.3 was changed from 0 mol % to 0.25 mol %, as in the condition presented in Table 1.

[Table 1]

[0156]

TABLE-US-00001 TABLE 1 Production condition Evaluation result Si B.sub.2O.sub.3 InAs In Position Si In charge Si charge charge from concen- concen- Crystal amount concen- amount amount Sample straight tration tration number wtppm tration Stirring wtppm wtppm number body seed Position cm.sup.3 cm.sup.3 0 100 7 mol % without none none 0-1 1% Seed side 8.13 10.sup.17 0 0-2 38% between 1.14 10.sup.18 0 seed side and center portion 0-3 76% between 2.54 10.sup.18 0 center portion and tail side 1 100 5 mol % with 2,000 1,210 1-1 1% Seed side 5.87 10.sup.17 3.91 10.sup.18 1-2 47% Center 9.23 10.sup.17 6.08 10.sup.18 portion 1-3 92% Tail side 1.73 10.sup.18 1.50 10.sup.19 2 100 2 mol % with 2000 1,210 2-1 1% Seed side 7.10 10.sup.17 3.70 10.sup.18 2-2 41% Center 6.89 10.sup.17 5.69 10.sup.18 portion 2-3 81% Tail side 1.00 10.sup.18 1.30 10.sup.19 3 120 2 mol % with 2,000 1,210 3-1 1% Seed side 8.70 10.sup.17 3.75 10.sup.18 3-2 36% between 9.43 10.sup.17 5.34 10.sup.18 seed side and center portion 3-3 56% Center 4.12 10.sup.17 6.92 10.sup.18 portion 3-4 86% Tail side 9.80 10.sup.17 1.14 10.sup.19 4 130 1 mol % with 2000 1,210 4-1 1% Seed side 7.13 10.sup.17 3.87 10.sup.18 4-2 30% between 4.14 10.sup.17 4.97 10.sup.18 seed side and center portion 4-3 54% Center 3.76 10.sup.17 6.66 10.sup.18 portion 4-4 83% Tail side 4.13 10.sup.17 1.18 10.sup.19 5 130 1 mol % with 2000 1,210 5-1 1% Seed side 1.04 10.sup.18 3.87 10.sup.18 5-2 30% between 4.55 10.sup.17 5.04 10.sup.18 seed side and center portion 5-3 60% Center 4.40 10.sup.17 7.21 10.sup.18 portion 5-4 89% Tail side 7.46 10.sup.17 1.37 10.sup.19 6 140 0 mol % with 2,000 1,210 6-1 1% Seed side 8.70 10.sup.17 3.01 10.sup.18 6-2 12% between 1.07 10.sup.18 4.17 10.sup.18 seed side and center portion 6-3 30% between 4.16 10.sup.17 4.97 10.sup.18 seed side and center portion 6-4 71% between 1.08 10.sup.17 8.91 10.sup.18 center portion and tail side 6-5 89% Tail side 2.90 10.sup.17 1.26 10.sup.19 7 130 1 mol % with 2,000 1,210 7-1 2% Seed side 6.12 10.sup.17 3.67 10.sup.18 7-2 36% between 6.04 10.sup.17 3.94 10.sup.18 seed side and center portion 7-3 54% Center 4.26 10.sup.17 6.08 10.sup.18 portion 7-4 74% between 3.08 10.sup.17 7.02 10.sup.18 center portion and tail side 8 140 .sup.0 mol %% with 2,000 1,210 8-1 1% Seed side 9.90 10.sup.17 3.91 10.sup.18 8-2 42% Center 1.57 10.sup.17 5.78 10.sup.18 portion 8-3 62% between 6.34 10.sup.16 7.53 10.sup.18 center portion and tail side 8-4 83% Tail side 1.59 10.sup.17 1.13 10.sup.19 9 130 0.25 mol % with 2,000 1,210 9-1 1% Seed side 8.89 10.sup.17 3.91 10.sup.18 9-2 12% between 7.44 10.sup.17 4.27 10.sup.18 seed side and center portion 9-3 41% Center 4.68 10.sup.17 5.69 10.sup.18 portion 9-4 61% between 1.84 10.sup.17 7.37 10.sup.18 center portion and tail side 9-5 81% Tail side 2.86 10.sup.17 1.10 10.sup.19 Evaluation result Proportion of area of region with Production B Carrier Average Maximum zero condition concen- concen- Activation dislocation dislocation dislocation Absorption Crystal tration tration rate density density density coefficient number cm.sup.3 cm.sup.3 carrier/Si cm.sup.2 mm.sup.2 % cm.sup.1 0 5.12 10.sup.18 3.90 10.sup.17 48% 617 50 31.4% 6.16 10.sup.18 5.47 10.sup.17 48% 349 74 40.8% 1.06 10.sup.19 1.22 10.sup.18 48% 145 1 4.41 10.sup.18 2.76 10.sup.17 47% 341 38 75.0% 4.74 5.48 10.sup.18 4.34 10.sup.17 47% 500 145 85.0% 5.35 8.03 10.sup.18 8.12 10.sup.17 47% 251 60 79.0% 6.11 2 4.70 10.sup.18 2.35 10.sup.17 33% 307 45 72.7% 4.57 4.73 10.sup.18 2.76 10.sup.17 40% 135 73 93.3% 1.20 10.sup.19 2.80 10.sup.17 28% 165 58 84.5% 3 5.00 10.sup.18 3.09 10.sup.17 36% 259 45 66.0% 4.86 5.54 10.sup.18 3.77 10.sup.17 40% 104 48 91.0% 5.47 3.85 10.sup.18 1.65 10.sup.17 40% 16 10 99.0% 1.10 10.sup.19 3.31 10.sup.17 34% 75 51 96.3% 4 4.81 10.sup.18 2.28 10.sup.17 32% 135 24 94.5% 5.48 3.86 10.sup.18 1.33 10.sup.17 32% 59 18 97.8% 4.02 3.74 10.sup.18 1.20 10.sup.17 32% 93 23 96.4% 4.27 3.85 10.sup.18 1.32 10.sup.17 32% 109 67 97.6% 5 5.84 10.sup.18 3.32 10.sup.17 32% 101 27 92.2% 3.99 10.sup.18 1.46 10.sup.17 32% 29 32 95.4% 3.94 10.sup.18 1.41 10.sup.17 32% 136 76 93.5% 4.91 10.sup.18 2.39 10.sup.17 32% 87 115 96.6% 6 7.60 10.sup.18 2.91 10.sup.17 33% 190 39 93.2% 5.56 5.93 10.sup.18 2.14 10.sup.17 20% 180 48 94.2% 3.86 10.sup.18 8.31 10.sup.16 20% 170 45 92.5% 4.05 2.89 10.sup.18 2.16 10.sup.16 20% 246 60 91.3% 4.18 9.80 10.sup.18 2.17 10.sup.16 7% 67 45 92.5% 3.96 7 4.49 10.sup.18 3.47 10.sup.17 57% 13 3 99.6% 5.16 2.52 10.sup.18 2.98 10.sup.17 49% 2 99.8% 5.46 3.90 10.sup.18 1.56 10.sup.17 37% 13 3 99.8% 3.52 10.sup.18 9.92 10.sup.16 32% 4 99.8% 4.79 8 5.69 10.sup.18 2.28 10.sup.17 23% 128 32 91.5% 5.60 3.04 10.sup.18 3.61 10.sup.16 23% 10 10 99.9% 2.75 10.sup.18 1.46 10.sup.16 23% 65 60 98.0% 5.36 3.05 10.sup.18 3.65 10.sup.16 23% 35 36 98.8% 4.78 9 5.36 10.sup.18 2.04 10.sup.17 23% 133 30 95.0% 4.91 10.sup.18 1.71 10.sup.17 23% 104 22 99.5% 4.03 10.sup.18 1.08 10.sup.17 23% 86 38 95.6% 3.13 10.sup.18 4.23 10.sup.16 23% 83 59 93.8% 3.45 10.sup.18 6.57 10.sup.16 23% 99 79 94.7% The meaning of is being not measured.

[0157] The conductivity type of the obtained GaAs ingots is n-type. From Crystal numbers 2 to 9 that underwent crystal growth by stirring boric oxide so that the silicon concentration at the center portion of the straight body portion was lower than the silicon concentration at the seed side of the straight body portion of the GaAs ingot, a plurality of wafers having a silicon concentration of 1.010.sup.17 cm.sup.3 or more and less than 1.110.sup.18 cm.sup.3, an indium concentration of 3.010.sup.18 cm.sup.3 or more and less than 3.010.sup.19 cm.sup.3, and a boron concentration of 2.510.sup.18 cm.sup.3 or more, having a carrier concentration of 1.010.sup.16 cm.sup.3 or more and 4.010.sup.17 cm.sup.3 or less, and having a proportion of the area of a region with zero dislocation density to the wafer surface of 91.0% or more could be obtained from at least a part of the GaAs ingot.

INDUSTRIAL APPLICABILITY

[0158] According to this disclosure, it is possible to provide a GaAs wafer and a GaAs wafer group that have suppressed carrier concentration and low dislocation density, as well as a large proportion of the area of a region with zero dislocation density to the GaAs wafer surface, and thus are suitable for the substrate of the surface-emitting laser including a vertical cavity surface-emitting laser (VCSEL). According to this disclosure, it is also possible to provide a method of producing a GaAs ingot, from which the GaAs wafer and the GaAs wafer group can be obtained.

REFERENCE SIGNS LIST

[0159] 1 heater [0160] 2 crucible housing container (susceptor) [0161] 3 crucible [0162] 4 sealant (B.sub.2O.sub.3) [0163] 5 compound semiconductor raw materials [0164] 6 seed crystal [0165] 7 air tight container [0166] 8 inert gas [0167] 9 GaAs polycrystalline raw materials [0168] 10 dopant (silicon) [0169] 11 dopant (indium) [0170] 14 mechanism for moving up and down and rotating the crucible [0171] 15 position at which the cone portion changes to the straight body portion [0172] 16 midpoint position between the position 15 and the position 17 [0173] 17 position at which the straight body portion ends [0174] 18 straight body portion of the GaAs ingot [0175] 19 cone portion of the GaAs ingot [0176] 20 stirring blade [0177] 21 upper rod [0178] 30 6-inch wafer [0179] 31 area