VCII based tunable positive and negative impedance simulator and impedance multiplier

12155361 ยท 2024-11-26

Assignee

Inventors

Cpc classification

International classification

Abstract

A tunable impedance simulator and impedance multiplier circuit and a system for configuring a second generation voltage-mode conveyor circuit (VCII) as the tunable impedance simulator and impedance multiplier are described. The tunable impedance simulator and impedance multiplier circuit includes one VCII having a positive input terminal connected to a voltage source, a negative input terminal connected to the voltage source, and an impedance terminal Z.sub.0. The impedance terminal Z.sub.0 can be either positive or negative. When the impedance terminal Z.sub.0 is positive, a positive active inductor, a positive capacitance multiplier, and a positive resistance multiplier may be implemented. When the impedance terminal Z.sub.0 is negative, a negative active inductor, a negative capacitance simulator, and a negative resistance simulator may be implemented.

Claims

1. A tunable impedance simulator and impedance multiplier circuit, comprising: one second generation voltage-mode conveyor circuit (VCII) configured with a positive input terminal Y, an impedance input terminal Z.sub.0, a negative input terminal, an impedance output terminal Z, and a signal output terminal X, wherein the impedance input terminal Z.sub.0 is configured to be selectable between a positive input impedance terminal and a negative input impedance terminal, where the VCII has a current gain and a voltage gain ; a first impedance Z.sub.1 connected to the positive input terminal Y; a voltage source V.sub.s connected to the first impedance Z.sub.1, the impedance input terminal, Z.sub.0, and the negative input terminal; a second impedance Z.sub.2 having a first contactor connected to the signal output terminal X and a second contactor connected to a ground; and a third impedance Z.sub.3 having a first contactor connected to the impedance output terminal Z, and a second contactor connected to the ground, wherein the VCII is configured to be tunable by selecting values for Z.sub.1, Z.sub.2, and Z.sub.3.

2. The tunable impedance simulator and impedance multiplier circuit of claim 1, wherein: an internal circuit of the first impedance Z.sub.1 comprises a resistor R.sub.1 in parallel with a capacitor C.sub.1; an internal circuit of the second impedance Z.sub.2 comprises a resistor R.sub.2 in parallel with a capacitor C.sub.2; an internal circuit of the third impedance Z.sub.3 consists of a resistor R.sub.3; and the voltage source V.sub.s is configured to generate a voltage signal having an amplitude |V.sub.s| at a frequency s.

3. The tunable impedance simulator and impedance multiplier circuit of claim 2, wherein: the impedance input terminal Z.sub.0 is configured as a positive input impedance terminal; and an input impedance Z.sub.in to the VCII is given by Z in = Z 1 Z 3 Z 2 .

4. The tunable impedance simulator and impedance multiplier circuit of claim 3, wherein: a tunable active inductor simulator is configured by setting Z.sub.1=R.sub.1, C.sub.1=0, R.sub.2=0, Z.sub.2=1/sC.sub.2, and Z.sub.3=R.sub.3 such that the input impedance is given by Z.sub.in=sC.sub.2R.sub.1R.sub.3=sL, where L represents an inductor given by L=C.sub.2R.sub.1R.sub.3, and wherein a value of the inductor is tuned by a selection of a value of C.sub.2, a value of R.sub.1 and a value of R.sub.3.

5. The tunable impedance simulator and impedance multiplier circuit of claim 3, wherein: a tunable capacitance multiplier is configured by setting Z.sub.1=1/sC.sub.1, R.sub.1=0, Z.sub.2=R.sub.2, C.sub.2=0, and Z.sub.3=R.sub.3, such that the input impedance is given by Z in = 1 sC 1 R 2 R 3 , where the capacitance, C.sub.1, is multiplied by R.sub.2/R.sub.3, and an amount of multiplication of C.sub.1 is tuned by a selection of a value of R.sub.2 and a value of R.sub.3.

6. The tunable impedance simulator and impedance multiplier circuit of claim 3, wherein: a tunable resistance multiplier is configured by setting Z.sub.1=R.sub.1, C.sub.1=0, Z.sub.2=R.sub.2, C.sub.2=0, and Z.sub.3=R.sub.3, such that the input impedance is given by Z in = R 1 R 3 R 2 , where R.sub.1 is multiplied by R.sub.3/R.sub.2, and an amount of multiplication of R.sub.1 is tuned by a selection of a value of R.sub.2 and a value of R.sub.3.

7. The tunable impedance simulator and impedance multiplier circuit of claim 1, wherein the impedance input terminal Z.sub.0, is configured as a negative input impedance terminal and an input impedance Z.sub.in, to the VCII is given by Z in = - Z 1 Z 3 Z 2 .

8. The tunable impedance simulator and impedance multiplier circuit of claim 7, wherein: a tunable negative active inductor simulator is configured by setting Z.sub.1=R.sub.1, C.sub.1=0, R.sub.2=0, Z.sub.2=1/sC.sub.2, and Z.sub.3=R.sub.3 such that the input impedance is given by Z.sub.in=sC.sub.2R.sub.1R.sub.3=sL, where L represents an inductor given by L=C.sub.2R.sub.1R.sub.3, and wherein a value of the inductor is tuned by a selection of a value of C.sub.2, a value of R.sub.1 and a value of R.sub.3.

9. The tunable impedance simulator and impedance multiplier circuit of claim 7, wherein: a tunable negative capacitance simulator configured by setting Z.sub.1=1/sC.sub.1, R.sub.1=0, Z.sub.2=R.sub.2, C.sub.2=0, and Z.sub.3=R.sub.3, such that the input impedance is given by Z in = - 1 sC 1 R 2 R 3 , where the capacitance C.sub.1 is multiplied by R.sub.2/R.sub.3, and an amount of multiplication of C.sub.1 is tuned by a selection of a value of R.sub.2 and a value of R.sub.3.

10. The tunable impedance simulator and impedance multiplier circuit of claim 7, wherein: a tunable negative resistance simulator is configured by setting Z.sub.1=R.sub.1, C.sub.1=0, Z.sub.2=R.sub.2, C.sub.2=0, and Z.sub.3=R.sub.3, such that the input impedance is given by Z in = - R 1 R 3 R 2 , where R.sub.1 is multiplied by R.sub.3/R.sub.2, and an amount of multiplication of R.sub.1 is tuned by a selection of a value of R.sub.2 and a value of R.sub.3.

11. A method for implementing a tunable impedance simulator and impedance multiplier circuit, comprising: selecting one second generation voltage-mode conveyor circuit (VCII) configured with a positive input terminal Y, an impedance input terminal Z.sub.0, a negative input terminal, an impedance output terminal Z, and a signal output terminal X, wherein the impedance input terminal Z.sub.0 is configured to be selectable between a positive input impedance terminal and a negative input impedance terminal, and wherein the VCII has a current gain , and a voltage gain ; connecting a first impedance Z.sub.1 to the positive input terminal Y, wherein an internal circuit of the first impedance Z.sub.1 comprises a resistor R.sub.1 in parallel with a capacitor C.sub.1; connecting a voltage source V.sub.s to the first impedance, Z.sub.1, the impedance input terminal Z.sub.0, and the negative input terminal; connecting a first contactor of a second impedance Z.sub.2 to the signal output terminal X and a second contactor of the second impedance to a ground, wherein an internal circuit of the second impedance Z.sub.2 comprises a resistor R.sub.2 in parallel with a capacitor C.sub.2; connecting a first contactor of a third impedance Z.sub.3 to the impedance output terminal Z, and a second contactor of the third impedance to the ground, wherein an internal circuit of the third impedance Z.sub.3 consists of a resistor R.sub.3; generating, with the voltage source V.sub.s, a voltage signal having an amplitude |V.sub.s| at a frequency s; and tuning the VCII by selecting values for R.sub.1, C.sub.1, R.sub.2, C.sub.2, and R.sub.3.

12. The method of claim 11, further comprising: selecting the impedance input terminal Z.sub.0 to be a positive input impedance terminal, such that an input impedance Z.sub.in to the VCII is given by Z in = Z 1 Z 3 Z 2 .

13. The method of claim 12, further comprising: configuring a tunable active inductor simulator by setting Z.sub.1=R.sub.1, C.sub.1=0, R.sub.2=0, Z.sub.2=1/sC.sub.2, and Z.sub.3=R.sub.3 such that the input impedance is given by Z.sub.in=sC.sub.2R.sub.1R.sub.3=sL, where L represents an inductor given by L=C.sub.2R.sub.1R.sub.3, and wherein a value of the inductor is tuned by a selection of a value of C.sub.2, a value of R.sub.1 and a value of R.sub.3.

14. The method of claim 12, further comprising: configuring a tunable capacitance multiplier by setting Z.sub.1=1/sC.sub.1, R.sub.1=0, Z.sub.2=R.sub.2, C.sub.2=0, and Z.sub.3=R.sub.3, such that the input impedance is given by Z in = 1 sC 1 R 2 R 3 , where the capacitance, C.sub.1, is multiplied by R.sub.2/R.sub.3, and an amount of multiplication of C.sub.1 is tuned by a selection of a value of R.sub.2 and a value of R.sub.3.

15. The method of claim 12, wherein: configuring a tunable resistance multiplier by setting Z.sub.1=R.sub.1, C.sub.1=0, Z.sub.2=R.sub.2, C.sub.2=0, and Z.sub.3=R.sub.3, such that the input impedance is given by Z in = R 1 R 3 R 2 , where R.sub.1 is multiplied by R.sub.3/R.sub.2, and an amount of multiplication of R.sub.1 is tuned by a selection of a value of R.sub.2 and a value of R.sub.3.

16. The method of claim 11, further comprising: selecting the impedance input terminal Z.sub.0 to be a negative input impedance terminal such that an input impedance Z.sub.in to the VCII is given by Z in = - Z 1 Z 3 Z 2 .

17. The method circuit of claim 16, further comprising: configuring a tunable negative active inductor simulator by setting Z.sub.1=R.sub.1, C.sub.1=0, R.sub.2=0, Z.sub.2=1/sC.sub.2, and Z.sub.3=R.sub.3 such that the input impedance is given by Z.sub.in=sC.sub.2R.sub.1R.sub.3=sL, where L represents an inductor given by L=C.sub.2R.sub.1R.sub.3, and wherein a value of the inductor is tuned by a selection of a value of C.sub.2, a value of R.sub.1 and a value of R.sub.3.

18. The method of claim 16, further comprising: configuring a tunable negative capacitance simulator by setting Z.sub.1=1/sC.sub.1, R.sub.1=0, Z.sub.2=R.sub.2, C.sub.2=0, and Z.sub.3=R.sub.3, such that the input impedance is given by Z in = - 1 sC 1 R 2 R 3 , where the capacitance C.sub.1 is multiplied by R.sub.2/R.sub.3, and an amount of multiplication of C.sub.1 is tuned by a selection of a value of R.sub.2 and a value of R.sub.3.

19. The method of claim 16, further comprising: configuring a tunable negative resistance simulator by setting Z.sub.1=R.sub.1, C.sub.1=0, Z.sub.2=R.sub.2, C.sub.2=0, and Z.sub.3=R.sub.3, such that the input impedance is given by Z in = - R 1 R 3 R 2 , where R.sub.1 is multiplied by R.sub.3/R.sub.2, and an amount of multiplication of R.sub.1 is tuned by a selection of a value of R.sub.2 and a value of R.sub.3.

20. A system for configuring a second generation voltage-mode conveyor circuit (VCII) as a tunable impedance simulator and impedance multiplier, comprising: one second generation voltage-mode conveyor circuit (VCII) including a positive input terminal Y, an impedance input terminal Z.sub.0, a negative input terminal, an impedance output terminal Z, and a signal output terminal X, wherein the impedance input terminal Z.sub.0 is configured to be selectable between a positive input impedance terminal and a negative input impedance terminal, where the VCII has a current gain and a voltage gain ; a first impedance Z.sub.1 connected to the positive input terminal Y, wherein an internal circuit of the first impedance Z.sub.1 comprises a resistor R.sub.1 in parallel with a capacitor C.sub.1; a voltage source V.sub.s connected to the first impedance Z.sub.1, the impedance input terminal Z.sub.0 and the negative input terminal wherein the voltage source V is configured to generate a voltage signal having an amplitude |V.sub.s| at a frequency s; a second impedance Z.sub.2 having a first contactor connected to the signal output terminal X and a second contactor connected to a ground, wherein an internal circuit of the second impedance Z.sub.2 comprises a resistor R.sub.2 in parallel with a capacitor C.sub.2; a third impedance Z.sub.3 having a first contactor connected to the impedance output terminal Z, and a second contactor connected to the ground, wherein an internal circuit of the third impedance Z.sub.3 consists of a resistor R.sub.3; and the VCII is configured to be tunable by selecting values for R.sub.1, C.sub.1, R.sub.2, C.sub.2, and R.sub.3, such that: when the impedance input terminal Z.sub.0 is configured to be a positive input impedance terminal, an input impedance Z.sub.in, to the VCII is given by Z in = Z 1 Z 3 Z 2 , any one of: a tunable active inductor simulator is configured by setting Z.sub.1=R.sub.1, C.sub.1=0, R.sub.2=0, Z.sub.2=1/sC.sub.2, and Z.sub.3=R.sub.3 such that the input impedance is given by Z.sub.in=sC.sub.2R.sub.1R.sub.3=sL, where L represents an inductor given by L=C.sub.2R.sub.1R.sub.3, and wherein a value of the inductor is tuned by a selection of a value of C.sub.2, a value of R.sub.1 and a value of R.sub.3; a tunable capacitance multiplier is configured by setting Z.sub.1=1/sC.sub.1, R.sub.1=0, Z.sub.2=R.sub.2, C.sub.2=0, and Z.sub.3=R.sub.3, such that the input impedance is given by Z in = 1 sC 1 R 2 R 3 , where the capacitance C.sub.1 is multiplied by R.sub.2/R.sub.3, and an amount of multiplication of C.sub.1 is tuned by a selection of a value of R.sub.2 and a value of R.sub.3; and a tunable resistance multiplier is configured by setting Z.sub.1=R.sub.1, C.sub.1=0, Z.sub.2=R.sub.2, C.sub.2=0, and Z.sub.3=R.sub.3, such that the input impedance is given by Z in = R 1 R 3 R 2 , where R.sub.1 is multiplied by R.sub.3/R.sub.2, and an amount of multiplication of R.sub.1 is tuned by a selection of a value of R.sub.2 and a value of R.sub.3; and when the impedance input terminal, Z.sub.0, is configured to be a negative input impedance terminal, an input impedance, Z.sub.in, to the VCII is given by Z in = - Z 1 Z 3 Z 2 , any one of: a tunable negative active inductor simulator is configured by setting Z.sub.1=R.sub.1, C.sub.1=0, R.sub.2=0, Z.sub.2=1/sC.sub.2, and Z.sub.3=R.sub.3 such that the input impedance is given by Z.sub.in=SC.sub.2R.sub.1R.sub.3=sL, where L represents an inductor given by L=C.sub.2R.sub.1R.sub.3, and wherein a value of the inductor is tuned by a selection of a value of C.sub.2, a value of R.sub.1 and a value of R.sub.3, a tunable negative capacitance simulator is configured by setting Z.sub.1=1/sC.sub.1, R.sub.1=0, Z.sub.2=R.sub.2, C.sub.2=0, and Z.sub.3=R.sub.3, such that the input impedance is given by Z in = - 1 sC 1 R 2 R 3 , where the capacitance C.sub.1 is multiplied by R.sub.2/R.sub.3, and an amount of multiplication of C.sub.1 is tuned by a selection of a value of R.sub.2 and a value of R.sub.3, and a tunable negative resistance simulator is configured by setting Z.sub.1=R.sub.1, C.sub.1=0, Z.sub.2=R.sub.2, C.sub.2=0, and Z.sub.3=R.sub.3, such that the input impedance is given by Z in = - R 1 R 3 R 2 , where R.sub.1 is multiplied by R.sub.3/R.sub.2, and an amount of multiplication of R.sub.1 is tuned by a selection of a value of R.sub.2 and a value of R.sub.3.

Description

BRIEF DESCRIPTION OF THE DRAWINGS

(1) A more complete appreciation of this disclosure and many of the attendant advantages thereof will be readily obtained as the same becomes better understood by reference to the following detailed description when considered in connection with the accompanying drawings, wherein:

(2) FIG. 1A is a diagram illustrating an exemplary configuration of a tunable impedance simulator and impedance multiplier circuit, according to aspects of the present disclosure;

(3) FIG. 1B illustrates a circuit diagram depicting an exemplary configuration of the tunable positive impedance simulator and impedance multiplier circuit, according to aspects of the present disclosure;

(4) FIG. 1C illustrates another circuit diagram depicting an exemplary configuration of a tunable negative active inductor, capacitance and resistance simulator circuit, according to aspects of the present disclosure;

(5) FIG. 1D illustrates a circuit diagram of depicting an internal circuit of a first impedance Z.sub.1, according to aspects of the present disclosure;

(6) FIG. 1E illustrates a circuit diagram depicting an internal circuit of a second impedance Z.sub.2, according to aspects of the present disclosure;

(7) FIG. 1F illustrates a circuit diagram depicting an internal circuit of a third impedance Z.sub.3, according to aspects of the present disclosure;

(8) FIG. 2A illustrates a circuit diagram illustrating an exemplary configuration of a conventional second-generation voltage-mode conveyor (VCII);

(9) FIG. 2B illustrates an internal circuit diagram of the conventional VCII;

(10) FIG. 3A illustrates a circuit diagram of a high pass filter (HPF) designed using an active inductor simulator, according to aspects of the present disclosure;

(11) FIG. 3B illustrates a circuit diagram of a low pass filter (LPF) designed using a capacitance multiplier, according to aspects of the present disclosure;

(12) FIG. 3C illustrates a circuit diagram of the HPF designed using a resistance multiplier, according to aspects of the present disclosure;

(13) FIG. 4 is an exemplary illustration of a frequency response of the HPF designed using the active inductor simulator, according to aspects of the present disclosure;

(14) FIG. 5 is an exemplary illustration of an ideal inductance frequency response and a simulated inductance frequency response of the HPF, according to aspects of the present disclosure;

(15) FIG. 6 is an exemplary illustration of the frequency response of the LPF designed using the capacitance multiplier, according to aspects of the present disclosure;

(16) FIG. 7 is an exemplary illustration of the frequency response of the HPF designed using the resistance multiplier, according to aspects of the present disclosure;

(17) FIG. 8A illustrates a circuit used for transient analysis of a negative active inductor, according to aspects of the present disclosure;

(18) FIG. 8B illustrates another exemplary circuit used for transient analysis of the capacitance simulator, according to aspects of the present disclosure;

(19) FIG. 9A is an exemplary illustration of a transient response, according to aspects of the present disclosure;

(20) FIG. 9B is another exemplary illustration of the transient response, according to aspects of the present disclosure; and

(21) FIG. 10 illustrates a circuit diagram depicting an exemplary configuration of the VCII circuit with a parasitic capacitance, according to aspects of the present disclosure.

DETAILED DESCRIPTION

(22) In the drawings, like reference numerals designate identical or corresponding parts throughout the several views. Further, as used herein, the words a, an and the like generally carry a meaning of one or more, unless stated otherwise.

(23) Furthermore, the terms approximately, approximate, about, and similar terms generally refer to ranges that include the identified value within a margin of 20%, 10%, or preferably 5%, and any values therebetween.

(24) Aspects of this disclosure are directed to a tunable impedance simulator and impedance multiplier circuit, and a method for implementing the tunable impedance simulator and impedance multiplier circuit. The tunable impedance simulator and impedance multiplier circuit includes a second generation voltage-mode conveyor circuit (VCII) having a positive input terminal connected to a voltage source, a negative input terminal connected to the voltage source, and an impedance terminal Z.sub.0 which can either be a positive terminal or a negative terminal, such that a positive active inductor simulator, positive capacitance multiplier and positive resistance multiplier is implemented when the impedance terminal Z.sub.0 is positive and a negative active inductor simulator, negative capacitance simulator, and negative resistance simulator can be implemented when the impedance terminal Z.sub.0 is negative.

(25) In various aspects of the disclosure, non-limiting definitions of one or more terms that will be used in the document are provided below.

(26) The term second-generation voltage-mode conveyor (VCII) is defined as a dual circuit of a second-generation current conveyor (CCII), which provides the possibility of processing signals in the current domain while providing output signals in the voltage form. The VCII includes Y and X ports (input terminals) and Z port (output terminal). Y is a low-impedance current input port and X is a high-impedance current output port. For VCII, B is a current gain between the Y and X ports and is a voltage gain between the X and Z ports. V.sub.x and V.sub.z are the voltages at the X and Z ports, respectively. I.sub.Y and I.sub.X are the input current to the Y port and output current at the X port, respectively. The term plus type VCII (VCII+) is defined as a second-generation voltage-mode conveyor (VCII) in which current in the X terminal flows in the same direction with respect to that related to the Y terminal. The VCII+ has +.

(27) The term negative type VCII (VCII) is defined as a second-generation voltage-mode conveyor (VCII) in which current in the X terminal flows in the opposite direction with respect to that related to the Y terminal. The VCII has .

(28) The term impedance simulator is defined as a circuit that allows simulation of input impedances that are inductive, capacitive and active (resistance). The impedance simulator is used for simulating the impedance of an electronic equipment under different power consumption platforms.

(29) The term active inductor is defined as an inductorless circuit whose impedance rises with frequency across some frequency range. Occupying much less area than a passive inductor and offering tunability, the active inductor is useful in broadening the bandwidth or realizing other functions that require an inductive element.

(30) The term capacitance multiplier is defined as an electronic circuit that increases the value of a reference capacitor by a certain multiplication factor, thus, achieving a higher equivalent capacitance level in an IC form. Capacitor multipliers are of particular importance for making integrated circuits possible that otherwise would be impractical with actual capacitors.

(31) The term impedance-multiplier is defined as a circuit that effectively magnifies the impedance presented by an external load. An example of impedance-multiplier is an impedance doubler, which doubles the effective impedance of the external load. The impedance multiplier circuit includes an input impedance having a defined value of impedance and a circuit coupled to this input impedance for multiplying its value by a multiplication factor.

(32) FIG. 1A-FIG. 1C illustrate an overall configuration of a tunable impedance simulator and impedance multiplier circuit.

(33) FIG. 1A illustrates a high-level diagram illustrating an exemplary configuration of the tunable impedance simulator and impedance multiplier circuit 100 (hereinafter referred to as the circuit 100). Referring to FIG. 1A, the circuit 100 includes one second generation voltage-mode conveyor circuit (VCII) 102, a voltage source V.sub.s, and three passive elements: a first impedance Z.sub.1, a second impedance Z.sub.2, and a third impedance Z.sub.3.

(34) The VCII 102 includes a positive input terminal Y, an impedance input terminal Z.sub.0, a negative input terminal Y.sub.1, an impedance output terminal Z, and a signal output terminal X. The VCII 102 is configured to be tuned by selecting values for Z.sub.1, Z.sub.2, and Z.sub.3. In an aspect, the VCII 102 has a current gain , and a voltage gain . The positive input terminal Y is connected to a voltage source. The negative input terminal Y.sub.1 is connected to the voltage source and the impedance input terminal Z.sub.0. For example, the impedance input terminal Z.sub.0 can be either positive or negative, such that the positive active inductor simulator, positive capacitance multiplier and positive resistance multiplier is implemented when the impedance input terminal Z.sub.0 is positive, and a negative active inductor simulator, negative capacitance simulator, and negative resistance simulator can be implemented when the impedance input terminal Z.sub.0 is negative. The impedance input terminal Z.sub.0 can be configured as selectable by connecting a switchable inverter to the impedance input terminal Z.sub.0.

(35) In a connecting configuration, the first impedance Z.sub.1 is connected to the positive input terminal Y. The voltage source V.sub.s is connected to the first impedance Z.sub.1, the impedance input terminal Z.sub.0, and the negative input terminal Y.sub.1. The voltage source V.sub.s, is configured to provide a voltage signal having an amplitude |V.sub.s| at a frequency, s.

(36) The impedance input terminal Z.sub.0 is configured to be selectable between a positive input impedance terminal and a negative input impedance terminal. In an aspect, the circuit 100 is configured to operate in two modes based upon the selection of the polarity of the impedance terminal Z.sub.0. For example, when the impedance terminal Z.sub.0 is positive, the circuit 100 is configured to operate as a tunable positive impedance simulator and impedance multiplier circuit 110, as shown in FIG. 1B. When the impedance terminal Z.sub.0 is negative, the circuit 100 is configured to operate as a tunable negative active inductor, capacitor and resistance simulator circuit 150, as shown in FIG. 1C.

(37) In an aspect, the circuit 100 is configured to operate as a tunable active inductor simulator (AIS). The tunable AIS is configured by setting Z.sub.1=R.sub.1, C.sub.1=0, R.sub.2=0, Z.sub.2=1/sC.sub.2, and Z.sub.3=R.sub.3 such that the input impedance is given by Z.sub.in=sC.sub.2R.sub.1R.sub.3=sL, where L represents an inductor given by L=C.sub.2R.sub.1R.sub.3. A value of the inductor L is tuned by a selection of a value of C.sub.2, a value of R.sub.1 and a value of R.sub.3.

(38) In an aspect, the circuit 100 is configured to operate as a tunable capacitance multiplier is configured by setting Z.sub.1=1/sC.sub.1, R.sub.1=0, Z.sub.2=R.sub.2, C.sub.2=0, and Z.sub.3=R.sub.3. In the tunable capacitance multiplier, the input impedance is given by

(39) Z in = 1 sC 1 R 2 R 3 ,
where the capacitance C.sub.1, is multiplied by R.sub.2/R.sub.3. In an aspect, an amount of multiplication of C.sub.1 is tuned based on a selection of a value of R.sub.2 and a value of R.sub.3.

(40) In an aspect, the circuit 100 is configured to operate as a tunable resistance multiplier is configured by setting Z.sub.1=R.sub.1, C.sub.1=0, Z.sub.2=R.sub.2, C.sub.2=0, and Z.sub.3=R.sub.3. The input impedance of the tunable resistance multiplier is given by

(41) Z in = R 1 R 3 R 2 ,
where R.sub.1 is multiplied by R.sub.3/R.sub.2. In an aspect, an amount of multiplication of R.sub.1 is tuned based on a selection of a value of R.sub.2 and a value of R.sub.3.

(42) In an aspect, the circuit 100 is configured to operate as a tunable negative AIS is configured by setting Z.sub.1=R.sub.1, C.sub.1=0, R.sub.2=0, Z.sub.2=1/sC.sub.2, and Z.sub.3=R.sub.3. The input impedance of the negative AIS is given by Z.sub.in=sC.sub.2R.sub.1R.sub.3=sL, where L represents an inductor given by L=C.sub.2R.sub.1R.sub.3. In an aspect, a value of the inductor L is tuned based on a selection of a value of C.sub.2, a value of R.sub.1 and a value of R.sub.3.

(43) In an aspect, the circuit 100 is configured to operate as a tunable negative capacitance simulator by setting Z.sub.1=1/sC.sub.1, R.sub.1=0, Z.sub.2=R.sub.2, C.sub.2=0, and Z.sub.3=R.sub.3. The tunable negative capacitance simulator has an input impedance, given by

(44) Z in = - 1 sC 1 R 2 R 3 ,
where the capacitance, C.sub.1, is multiplied by R.sub.2/R.sub.3. In an aspect, an amount of multiplication of C.sub.1 is tuned based on a selection of a value of R.sub.2 and a value of R.sub.3.

(45) In an aspect, the circuit 100 is configured to operate as a tunable negative resistance simulator is configured by setting Z.sub.1=R.sub.1, C.sub.1=0, Z.sub.2=R.sub.2, C.sub.2=0, and Z.sub.3=R.sub.3. The input impedance of the tunable negative resistance simulator is given by

(46) 0 Z in = - R 1 R 3 R 2 ,
where R.sub.1 is multiplied by R.sub.3/R.sub.2. In an aspect, an amount of multiplication of R.sub.1 is tuned by a selection of a value of R.sub.2 and a value of R.sub.3.

(47) FIG. 1B illustrates a circuit diagram depicting an exemplary configuration of the tunable positive impedance simulator and impedance multiplier circuit 110 (hereinafter referred to as circuit 110). For example, the circuit 110 is a tunable active inductor simulator and capacitance multiplier and resistance multiplier. Referring to FIG. 1B, the circuit 110 includes a second generation voltage-mode conveyor circuit (VCII) 112, a voltage source V.sub.s, a first impedance Z.sub.1, a second impedance Z.sub.2, and a third impedance Z.sub.3.

(48) The construction of circuit 110 is substantially similar to that of the circuit 100, and thus the construction is not repeated here in detail for the sake of brevity. In an aspect, the impedance input terminal Z.sub.0 of the circuit 110 is configured as a positive input impedance terminal Z.sub.0. For example, an input impedance Z.sub.in, to the VCII 112 is given by

(49) Z in = Z 1 Z 3 Z 2 .

(50) As shown in FIG. 1B, the input impedance Z.sub.in is given by:

(51) Z in = V s i s = V s i y + i zo - i y = V s - i z . ( 1 ) i z = V z Z 3 = i x Z 2 / Z 3 = - i y Z 2 / Z 3 . ( 2 )

(52) As i.sub.y=V.sub.s/Z.sub.1 the input impedance is given as:

(53) Z in = Z 1 Z 3 Z 2 , ( 3 )

(54) Using the equation (3), the circuit 110 is configured to implement as a positive AIS, the capacitance multiplier and the resistance multiplier as follows: I. Implementation as the active inductor simulator (AIS)

(55) With reference to equation (3), if Z.sub.1=R.sub.1,

(56) Z 2 = 1 sC 2
and Z.sub.3=R.sub.3, the input impedance is given by:
Z.sub.in=sC.sub.2R.sub.1R.sub.3=SL,(4)
where L=C.sub.2R.sub.1R.sub.3.

(57) Equation (4) implements a tunable active inductor, and the value of the inductance is controlled using R.sub.1, R.sub.3 and C.sub.2. II. Implementation as the capacitance multiplier

(58) If

(59) Z 1 = 1 sC 2 ,
Z.sub.2=R.sub.2, and Z.sub.3=R.sub.3, then the input impedance is given by:

(60) Z in = 1 sC 1 R 2 R 3 . ( 5 )

(61) Equation (5) implements the capacitance multiplier in which the original capacitance C.sub.1 is multiplied by (R.sub.2/R.sub.3). III. Implementation as the resistance multiplier

(62) If Z.sub.1=R.sub.1 (the resistance to be scaled up), Z.sub.2=R.sub.2, and Z.sub.3=R.sub.3 then the input impedance is given by:

(63) Z in = R 1 R 3 R 2 . ( 6 )

(64) From equation (6), R.sub.1 is the resistance to be scaled using the ratio

(65) R 3 R 2 .

(66) FIG. 1C illustrates a circuit diagram depicting an exemplary configuration of a tunable negative AIS and capacitance simulator and resistance simulator circuit 150 (hereinafter referred to as the circuit 150). Referring to FIG. 1C, the circuit 150 includes a VCII 152, a voltage source V.sub.s, the first impedance Z.sub.1, the second impedance Z.sub.2, and the third impedance Z.sub.3. The construction of circuit 150 is substantially similar to that of the circuit 100, and thus the xconstruction is not repeated here in detail for the sake of brevity. In an aspect, the impedance input terminal Z.sub.0 of the circuit 150 is configured as a negative input impedance terminal Z.sub.0.

(67) With reference to FIG. 1C, the input impedance Z.sub.in of the VCII 152 is given by:

(68) Z in = - Z 1 Z 3 Z 2 . ( 7 )

(69) To implement the tunable negative AIS, the circuit diagram of the circuit 150 as shown in FIG. 1C is used with i.sub.zo=i.sub.z. IV. Implementation as the negative AIS

(70) If Z.sub.1=R.sub.1,

(71) 0 Z 2 = 1 sC 2
and Z.sub.3=R.sub.3, then the negative active inductor is obtained and is given by:
Z.sub.in=sC.sub.2R.sub.1R.sub.3.(8) V. Implementation as the negative capacitance simulator

(72) If

(73) Z 1 = 1 sC 1 ,
Z.sub.2=R.sub.2, and Z.sub.3=R.sub.3 then the input impedance is given by:

(74) Z in = - 1 sC 1 R 2 R 3 . ( 9 )

(75) Using the equation (9), the circuit 150 is configured to implement as a tunable negative capacitance simulator. VI. Implementation as the negative resistance simulator

(76) If Z.sub.1=R.sub.1 (the resistance to be scaled up), Z.sub.2=R.sub.2, and Z.sub.3=R.sub.3 then the input impedance is given by:

(77) Z in = - R 1 R 3 R 2 . ( 10 )

(78) FIG. 1D illustrates a circuit diagram depicting an internal circuit 160 of the first impedance Z.sub.1. The internal circuit 160 of the first impedance Z.sub.1 includes a resistor R.sub.1, and a capacitor C.sub.1 where the resistor R.sub.1 is connected in parallel to the capacitor C.sub.1.

(79) FIG. 1E illustrates a circuit diagram depicting an internal circuit 170 of the second impedance Z.sub.2. The second impedance Z.sub.2 has a first contactor and a second contactor. The first contactor is connected to the signal output terminal X. The second contactor is connected to the ground. The internal circuit 170 of the second impedance Z.sub.2 includes a resistor R.sub.2, and a capacitor C.sub.2 where the resistor R.sub.2 is connected in parallel to the capacitor C.sub.2.

(80) FIG. IF illustrates a circuit diagram depicting an internal circuit 180 of the third impedance Z.sub.3. The third impedance Z.sub.3 also has a first contactor and a second contactor. The first contactor is connected to the impedance output terminal Z. The second contactor is connected to the ground. The internal circuit 180 of the third impedance Z.sub.3 includes a resistor R.sub.3.

(81) FIG. 2A illustrates a conventional circuit diagram illustrating an exemplary configuration 200 of the VCII 202.

(82) The VCII 202 includes a positive input terminal Y, an impedance input terminal Z.sub.0, a negative input terminal Y.sub.1, an impedance output terminal Z, and a signal output terminal X. The VCII 202 has a current gain , and a voltage gain .

(83) The conventional VCII 202 has a low impedance current input port (Y), a high impedance current output port (X) and a low impedance voltage output port (Z). The impedance levels at the Y, X and Z ports are of significance in both voltage based and current based applications.

(84) The relationship between voltages and currents terminals of the VCII 202 are represented as:

(85) [ i y 1 i x v y v z ] = [ - 0 - 0 0 0 0 ] [ i y v x ] , i zo = - i z . ( 11 )
where and are current gain and voltage gain respectively of the VCII 202.

(86) FIG. 2B illustrates a circuit diagram 210 of the conventional VCII 202. As shown in FIG. 2B, the VCII 202 includes a first differential amplifier 212 and a second differential amplifier 214. The first differential amplifier 212 has one input connected to the ground (Y terminal is virtually grounded). To achieve the current relations as shown in equation 11, several current mirrors are used. Current mirrors are used in the integrated circuits for biasing the amplifiers. The advantage of biasing the amplifiers with the current source is that it provides a high voltage gain and good biasing stability. The second differential amplifier 214 is configured as a buffer to yield V.sub.z=V.sub.X.

(87) In an aspect, the VCII 202 as shown in FIG. 2A and FIG. 2B is powered with a 0.9V DC supply. In some examples, the aspect ratios for the NMOS (M1, M3, M5, M6, M9, M10, M12, M13, M15, M17, M20, M21) and PMOS transistors (M2, M4, M7, M8, M11, M14, M16, M18, M19, M22) are respectively chosen as 13.5 m/0.54 m and 40.5 m/0.54 m. The values of all the current sources are 25 A. In an example, the current sources are designed using simple current mirrors. The terminal characteristics of the conventional VCII 202 are shown in Table 1 given as below:

(88) TABLE-US-00001 TABLE 1 The performance parameters of the VCII R.sub.Y, R.sub.Z R.sub.X, R.sub.Y1, C.sub.Z (femto C.sub.x (femto BW (R.sub.Y = R.sub.1) R.sub.zo (k) farad) farad) (MHz) 47 245 211 15 0.96 1.06 9

Examples and Experiments

(89) The following examples are provided to illustrate further and to facilitate the understanding of the present disclosure.

Experimental Data and Analysis

(90) First Experiment: Determining the functionality of the tunable positive impedance simulator and impedance multiplier circuit.

(91) To confirm the functionality of the circuit 100, the AIS and the capacitor multiplier are used in the design of a high pass filter (HPF) and a low pass filter (LPF) respectively, while the resistance multiplier is used in the designing of the HPF.

(92) FIG. 3A illustrates a circuit diagram of a HPF 302 based on the AIS. An RL circuit acts as the HPF 302 as shown in FIG. 3A. In the circuit, the resistor R is a series component and an equivalent inductor L.sub.eq is a shunt component.

(93) FIG. 3B illustrates a circuit diagram of a LPF 312 based on the capacitance multiplier. The resistor R is the series component and an equivalent capacitor C.sub.eq is the shunt component. For example, the capacitance multiplier is used in the design of the LPF 312 with R=10 k, C.sub.1=10 pF, R.sub.3=10 k and R.sub.2 varies from 2 k to 10 k. The resistor R is placed in series with the power source and the equivalent capacitor C.sub.eq is placed in parallel to that same power source. A RC circuit as shown in FIG. 3B forms the LPF 312 because of the reactive properties of the equivalent capacitor C.sub.eq. The equivalent capacitor C.sub.eq offers very high resistance or impedance to low frequency signals. Conversely, the equivalent capacitor C.sub.eq offers lower resistance as the frequency of the signal increases. Thus, the equivalent capacitor C.sub.eq offers very low impedance to a very high frequency signal. As the equivalent capacitor C.sub.eq offers low impedance to high-frequency signals, high frequency signals normally go through, as the capacitor equivalent C.sub.eq represent a low-impedance path. As it is known that the current always takes the path of least resistance. Thus, high-frequency signals pass via the capacitor path, while low-frequency signals do not take the capacitor path. Instead, the low-frequency signals are transmitted to output.

(94) FIG. 3C illustrates a circuit diagram of the HPF 322 based on the resistance multiplier. Two passive elements equivalent resistor R.sub.eq and capacitor C are connected in series to allow passing of frequencies higher than the cut-off frequency of a signal. The output voltage is obtained across the equivalent resistor R.sub.eq by applying input voltage across the capacitor C. To scale a 100 resistance to 50 k, R.sub.1=100 (resistance to be scaled), R.sub.2=10 and R.sub.3=5 are used. The resistance multiplier is used in the design of the HPF with C=50 pF.

(95) FIG. 4 is an exemplary illustration of a frequency response of the HPF 302 designed using the AIS. During simulation, the value of resistance R was set to 1 k. The active inductor (AI) parameters were: R.sub.1=0.5 k, R.sub.3 was varied from 0.5 k to 9.5 k and C.sub.2=1 nF. Curve 402 represents the frequency response of the HPF 302, when value of R.sub.3 was 9.5 k. Curve 404 represents the frequency response of the HPF 302, when value of R.sub.3 was 0.5 k. Curves 406 and 408 represent the intermediate frequency response of the HPF 302.

(96) FIG. 5 is an exemplary illustration of an ideal inductance frequency response and a simulated inductance frequency response in the HPF 302. Curve 502 represents the simulated inductance frequency response of the HPF 302. Curve 504 represents the ideal inductance frequency response of the HPF 302. As shown in FIG. 4, the AIS follows the simulated curve 502 closely, and the 3 dB frequencies are close to the calculated values with a maximum error 1.6%. Ideal and simulated inductance frequency reposes in HPF 302 are shown in FIG. 5 for L.sub.eq=0.5 mH. It can be observed from the plots that there is a small deviation, due to parasitic effects on the low frequency side.

(97) FIG. 6 is an exemplary illustration of the frequency response of the LPF 312 designed using the capacitance multiplier, according to aspects of the present disclosure. A curve 602 illustrates a frequency response of the LPF 312 of FIG. 3B, when the value of R.sub.2 was chosen 2 K. A curve 604 illustrates a frequency response of the LPF 312, when the value of R.sub.2 was chosen 10 K. Curves 606, 608, and 610 represent the intermediate frequency response of the LPF 312.

(98) FIG. 7 is an exemplary illustration of the frequency response of the HPF 322 designed using the resistance multiplier, according to aspects of the present disclosure. To scale a 100 resistance to 50 k, R.sub.1=100 (resistance to be scaled), R.sub.2=10 and R.sub.3=5 k was used. The resistance multiplier was used in the design of a high pass filter with C=50 pF. A curve 702 illustrates the frequency response of the HPF 322.

(99) Second Experiment: Determining the functionality of the tunable negative active inductor, capacitor and resistance simulator circuit 150.

(100) To confirm the functionality of the tunable negative impedance simulator circuit 150, the realized components (negative active inductor, and capacitor simulator) were used in different applications as follows:

(101) FIG. 8A illustrates a circuit 810 used for transient analysis of a negative AIS, according to aspects of the present disclosure. As known, the transient analysis calculates a circuit's response over a period of time defined by a user. When modeling a circuit, transient analysis is an important part of the analysis. The transient analysis for the circuit as shown in FIG. 8A was used to confirm the functionality of the negative AIS. The parameters used in FIG. 8A were AI=2.5 H, L=2.5 H, and R=1 k.

(102) FIG. 8B illustrates another exemplary circuit 820 used for transient analysis of the capacitor simulator, according to aspects of the present disclosure. The transient analysis for the circuit shown in FIG. 8B was used for confirming the functionality of the capacitor simulator. The parameters used for FIG. 8B were capacitance C=100 pF to compensate for 100 pF and R=100 .

(103) FIG. 9A is an exemplary illustration of the transient response, according to aspects of the present disclosure. As known, after an external excitation is applied, the transient response is a response of a circuit that fades out with time. The transient response is followed by a steady state response, which is the behavior of the circuit for a long time. A curve 902 indicates an input voltage V.sub.i and a curve 904 indicates a voltage V.sub.x.

(104) FIG. 9B is another exemplary illustration of the transient response, according to aspects of the present disclosure. A curve 912 indicates the input voltage V.sub.i. It is observed from the FIG. 9A and FIG. 9B that the negative impedances canceled the effect of the positive impedances. For example, the total impedance is zero for the circuit 810 shown in FIG. 8a resulting in a short circuit and forcing V.sub.x to be zero and open circuit for the circuit 820 shown in FIG. 8B making V.sub.x=V.sub.i.

(105) FIG. 10 illustrates a circuit diagram depicting an exemplary configuration of the VCII circuit 1000 with a parasitic capacitance, according to aspects of the present disclosure. FIG. 10 represents a non-ideal model for VCII 1000. The parameter values associated with the non-ideal model are the same as given in table 1. As an example, for the active inductor, the combining effect of C.sub.x and R.sub.x contributes to an error.

(106) The input impedance of the VCII circuit 1000 is given by:

(107) Z in = R 3 ( R 1 + R y ) R x + R 3 ( R 1 + R y ) R x sC 2 R x . ( 12 )

(108) If R.sub.3(R.sub.1+R.sub.y)R.sub.x, and if R.sub.1R.sub.y, equation 12 may be written as:
Z.sub.in=sC.sub.2R.sub.3R.sub.1, which is the same as equation 5.

(109) The performance of the present circuit 100 is compared with the existing circuits and is summarized in Table 2. It is observed from the comparison table that the present circuit 100 is efficient in comparison to all existing circuits.

(110) TABLE-US-00002 TABLE 2 Summary of performance comparison No. of active No. of building Floating Supply Power Frequency block (Grounded) Voltage consumption range Impedance/s Circuits used: (ABB) elements (v) Technology (W) (Hz) simulated Conventional 2 0(3) NA 0.18 NA 10 KkHz- Grounded grounded VDCC 10 MHz inductor generalized impedance converter based on differential voltage current conveyor (DVCC) Conventional 1 2(1) 15 NA NA NA Grounded novel lossless and CFOA inductor lossy grounded inductor simulators consisting of a canonical number of components Conventional 1 ZC- 2.5 0.18 2.47 mW NA Grounded electronically CFCC inductor tunable grounded/floating inductance simulators using Z-copy CFCCC A conventional 2 2(1) 0.9 0.18 0.65 mW 10 KkHz- Grounded VCII based VCII 10 MHz inductor simulated grounded inductor A conventional 1 2(1) 0.75 0.13 532 mW 50 kHz- Grounded new simulated INIC 50 MHz inductor grounded 1 inductor based on VNIC two NICs, two resistors and a grounded capacitor A conventional 1 2(1) 0.9 0.18 1.9 mW 1 kHZ- Grounded new simulated VCII 10 MHz inductor inductor with reduced series resistor using a single VCII The present 1 1(2) 0.9 0.18 17.6 W 10 kHz- Positive and circuit 100 VCII 10 MHz Negative For C = active 0.1 nF inductor simulator, Negative capacitance simulator, Negative resistance simulator, Capacitance Multiplier, Resistance Multiplier

(111) The present disclosure describes a VCII based tunable positive and negative impedance simulator and impedance multiplier circuit 100. The functionality of the VCII based tunable positive and negative impedance simulator and impedance multiplier circuit 100 was verified using various filters and compensation applications. The design of the VCII based tunable positive and negative impedance simulator and impedance multiplier circuit 100 is compact and suitable for many integrated circuit applications in different frequency ranges.

(112) The present circuit 100 employs one VCII and three passive elements. In an aspect, the functionality of the present circuit 100 is verified using Tanner T-spice in 0.18 m Taiwan Semiconductor Manufacturing Company (TSMC) CMOS technology. In an example, the 0.18 m CMOS technology is offered with a robust design kit that supports RF, analog, mixed-signal and digital design flows, plus various tutorials that use this technology for the design example.

(113) The first embodiment is illustrated with respect to FIGS. 1-3. The first embodiment describes a tunable impedance simulator and impedance multiplier circuit 100. The circuit 100 includes one second generation voltage-mode conveyor circuit (VCII) 102 configured with a positive input terminal, Y, an impedance input terminal, Z.sub.0, a negative input terminal, an impedance output terminal, Z, and a signal output terminal, X, wherein the impedance input terminal, Z.sub.0, is configured to be selectable between a positive input impedance terminal and a negative input impedance terminal, where the VCII 102 has a current gain, , and a voltage gain , a first impedance, Z.sub.1, connected to the positive input terminal, Y, a voltage source, V.sub.s, connected to the first impedance, Z.sub.1, the impedance input terminal, Z.sub.0, and the negative input terminal, a second impedance, Z.sub.2, having a first contactor connected to the signal output terminal, X and a second contactor connected to a ground, and a third impedance, Z.sub.3, having a first contactor connected to the impedance output terminal, Z, and a second contactor connected to the ground, wherein the VCII 102 is configured to be tunable by selecting values for Z.sub.1, Z.sub.2, and Z.sub.3.

(114) In an aspect, an internal circuit of the first impedance, Z.sub.1, comprises a resistor, R.sub.1, in parallel with a capacitor, C.sub.1; an internal circuit of the second impedance, Z.sub.2, comprises a resistor, R.sub.2, in parallel with a capacitor, C.sub.2; an internal circuit of the third impedance, Z.sub.3, consists of a resistor, R.sub.3; and the voltage source, V.sub.s, is configured to generate a voltage signal having an amplitude |V.sub.s| at a frequency, s.

(115) The impedance input terminal, Z.sub.0, is configured as a positive input impedance terminal; and an input impedance, Z.sub.in, to the VCII 102 is given by

(116) Z in = Z 1 Z 3 Z 2 .

(117) In an aspect, a tunable active inductor simulator is configured by setting Z.sub.1=R.sub.1, C.sub.1=0, R.sub.2=0, Z.sub.2=1/sC.sub.2, and Z.sub.3=R.sub.3 such that the input impedance is given by Z.sub.in=sC.sub.2R.sub.1R.sub.3=sL, where L represents an inductor given by L=C.sub.2R.sub.1R.sub.3, and wherein a value of the inductor is tuned by a selection of a value of C.sub.2, a value of R.sub.1 and a value of R.sub.3.

(118) In an aspect, a tunable capacitance multiplier is configured by setting Z.sub.1=1/sC.sub.1, R.sub.1=0, Z.sub.2=R.sub.2, C.sub.2=0, and Z.sub.3=R.sub.3, such that the input impedance is given by

(119) Z in = 1 sC 1 R 2 R 3 ,
where the capacitance, C.sub.1, is multiplied by R.sub.2/R.sub.3, and an amount of multiplication of C.sub.1 is tuned by a selection of a value of R.sub.2 and a value of R.sub.3.

(120) In an aspect, a tunable resistance multiplier is configured by setting Z.sub.1=R.sub.1, C.sub.1=0, Z.sub.2=R.sub.2, C.sub.2=0, and Z.sub.3=R.sub.3, such that the input impedance is given by

(121) Z in = R 1 R 3 R 2 ,
where R.sub.1 is multiplied by R.sub.3/R.sub.2, and an amount of multiplication of R.sub.1 is tuned by a selection of a value of R.sub.2 and a value of R.sub.3.

(122) The impedance input terminal, Z.sub.0, is a negative input impedance terminal and an input impedance, Z.sub.in, to the VCII 102 is given by

(123) Z in = - Z 1 Z 3 Z 2 .

(124) In an aspect, a tunable negative active inductor simulator is configured by setting Z.sub.1=R.sub.1, C.sub.1=0, R.sub.2=0, Z.sub.2=1/sC.sub.2, and Z.sub.3=R.sub.3 such that the input impedance is given by Z.sub.in=sC.sub.2R.sub.1R.sub.3=sL, where L represents an inductor given by L=C.sub.2R.sub.1R.sub.3, and wherein a value of the inductor is tuned by a selection of a value of C.sub.2, a value of R.sub.1 and a value of R.sub.3.

(125) In an aspect, a tunable negative capacitance simulator configured by setting Z.sub.1=1/sC.sub.1, R.sub.1=0, Z.sub.2=R.sub.2, C.sub.2=0, and Z.sub.3=R.sub.3, such that the input impedance is given by

(126) 0 Z in = - 1 sC 1 R 2 R 3 ,
where the capacitance, C.sub.1, is multiplied by R.sub.2/R.sub.3, and an amount of multiplication of C.sub.1 is tuned by a selection of a value of R.sub.2 and a value of R.sub.3.

(127) In an aspect, a tunable negative resistance simulator is configured by setting Z.sub.1=R.sub.1, C.sub.1=0, Z.sub.2=R.sub.2, C.sub.2=0, and Z.sub.3=R.sub.3, such that the input impedance is given by

(128) Z in = - R 1 R 3 R 2 ,
where R.sub.1 is multiplied by R.sub.3/R.sub.2, and an amount of multiplication of R.sub.1 is tuned by a selection of a value of R.sub.2 and a value of R.sub.3.

(129) The second embodiment is illustrated with respect to FIGS. 1-3. The second embodiment describes a method for implementing a tunable impedance simulator and impedance multiplier circuit 100. The method includes selecting one second generation voltage-mode conveyor circuit (VCII) 102 configured with a positive input terminal, Y, an impedance input terminal, Z.sub.0, a negative input terminal, an impedance output terminal, Z, and a signal output terminal, X, wherein the impedance input terminal, Z.sub.0, is configured to be selectable between a positive input impedance terminal and a negative input impedance terminal, and wherein the VCII 102 has a current gain, , and a voltage gain , connecting a first impedance, Z.sub.1, to the positive input terminal, Y, wherein an internal circuit of the first impedance, Z.sub.1, comprises a resistor, R.sub.1, in parallel with a capacitor, C.sub.1, connecting a voltage source, V.sub.s, to the first impedance, Z.sub.1, the impedance input terminal, Z.sub.0, and the negative input terminal, connecting a first contactor of a second impedance, Z.sub.2, to the signal output terminal, X and a second contactor of the second impedance to a ground, wherein an internal circuit of the second impedance, Z.sub.2, comprises a resistor, R.sub.2, in parallel with a capacitor, C.sub.2, connecting a first contactor of a third impedance, Z.sub.3, to the impedance output terminal, Z, and a second contactor of the third impedance to the ground, wherein an internal circuit of the third impedance, Z.sub.3, consists of a resistor, R.sub.3, generating, with the voltage source, V.sub.s, a voltage signal having an amplitude |V.sub.s| at a frequency, s, and tuning the VCII 102 by selecting values for R.sub.1, C.sub.1, R.sub.2, C.sub.2, and R.sub.3.

(130) The method further includes selecting the impedance input terminal, Z.sub.0, to be a positive input impedance terminal such that an input impedance, Z.sub.in, to the VCII 102 is given by

(131) Z in = Z 1 Z 3 Z 2 .

(132) The method further includes configuring a tunable active inductor simulator by setting Z.sub.1=R.sub.1, C.sub.1=0, R.sub.2=0, Z.sub.2=1/sC.sub.2, and Z.sub.3=R.sub.3 such that the input impedance is given by Z.sub.in=sC.sub.2R.sub.1R.sub.3=sL, where L represents an inductor given by L=C.sub.2R.sub.1R.sub.3, and wherein a value of the inductor is tuned by a selection of a value of C.sub.2, a value of R.sub.1 and a value of R.sub.3.

(133) The method further includes configuring a tunable capacitance multiplier by setting Z.sub.1=1/sC.sub.1, R.sub.1=0, Z.sub.2=R.sub.2, C.sub.2=0, and Z.sub.3=R.sub.3, such that the input impedance is given by

(134) Z in = 1 sC 1 R 2 R 3 ,
where the capacitance, C.sub.1, is multiplied by R.sub.2/R.sub.3, and an amount of multiplication of C.sub.1 is tuned by a selection of a value of R.sub.2 and a value of R.sub.3.

(135) The method further includes configuring a tunable resistance multiplier by setting Z.sub.1=R.sub.1, C.sub.1=0, Z.sub.2=R.sub.2, C.sub.2=0, and Z.sub.3=R.sub.3, such that the input impedance is given by

(136) Z in = R 1 R 3 R 2 ,
where R.sub.1 is multiplied by R.sub.3/R.sub.2, and an amount of multiplication of R.sub.1 is tuned by a selection of a value of R.sub.2 and a value of R.sub.3.

(137) The method further includes selecting the impedance input terminal, Z.sub.0, to be a negative input impedance terminal such that an input impedance, Z.sub.in, to the VCII is given by

(138) Z in = - Z 1 Z 3 Z 2 .

(139) The method further includes configuring a tunable negative active inductor simulator by setting Z.sub.1=R.sub.1, C.sub.1=0, R.sub.2=0, Z.sub.2=1/sC.sub.2, and Z.sub.3=R.sub.3 such that the input impedance is given by Z.sub.in=sC.sub.2R.sub.1R.sub.3=sL, where L represents an inductor given by L=C.sub.2R.sub.1R.sub.3, and wherein a value of the inductor is tuned by a selection of a value of C.sub.2, a value of R.sub.1 and a value of R.sub.3.

(140) The method further includes configuring a tunable negative capacitance simulator by setting Z.sub.1=1/sC.sub.1, R.sub.1=0, Z.sub.2=R.sub.2, C.sub.2=0, and Z.sub.3=R.sub.3, such that the input impedance is given by

(141) Z in = - 1 sC 1 R 2 R 3 ,
where the capacitance, C.sub.1, is multiplied by R.sub.2/R.sub.3, and an amount of multiplication of C.sub.1 is tuned by a selection of a value of R.sub.2 and a value of R.sub.3.

(142) The method further includes configuring a tunable negative resistance simulator by setting Z.sub.1=R.sub.1, C.sub.1=0, Z.sub.2=R.sub.2, C.sub.2=0, and Z.sub.3=R.sub.3, such that the input impedance is given by

(143) Z in = - R 1 R 3 R 2 ,
where R.sub.1 is multiplied by R.sub.3/R.sub.2, and an amount of multiplication of R.sub.1 is tuned by a selection of a value of R.sub.2 and a value of R.sub.3.

(144) The third embodiment is illustrated with respect to FIGS. 1-3. The third embodiment describes a system for configuring a second generation voltage-mode conveyor circuit (VCII) as a tunable impedance simulator and impedance multiplier circuit 100. The system includes one second generation voltage-mode conveyor circuit (VCII) 102 including a positive input terminal, Y, an impedance input terminal, Z.sub.0, a negative input terminal, an impedance output terminal, Z, and a signal output terminal, X, wherein the impedance input terminal, Z.sub.0, is configured to be selectable between a positive input impedance terminal and a negative input impedance terminal, where the VCII 102 has a current gain, , and a voltage gain, ; a first impedance, Z.sub.1, connected to the positive input terminal, Y, wherein an internal circuit of the first impedance, Z.sub.1, comprises a resistor, R.sub.1, in parallel with a capacitor, C.sub.1, a voltage source, V.sub.s, connected to the first impedance, Z.sub.1, the impedance input terminal, Z.sub.0, and the negative input terminal, wherein the voltage source, V, is configured to generate a voltage signal having an amplitude |V.sub.s| at a frequency, s; a second impedance, Z.sub.2, having a first contactor connected to the signal output terminal, X and a second contactor connected to a ground, wherein an internal circuit of the second impedance, Z.sub.2, comprises a resistor, R.sub.2, in parallel with a capacitor, C.sub.2; a third impedance, Z.sub.3, having a first contactor connected to the impedance output terminal, Z, and a second contactor connected to the ground, wherein an internal circuit of the third impedance, Z.sub.3, consists of a resistor, R.sub.3, and the VCII 102 is configured to be tunable by selecting values for R.sub.1, C.sub.1, R.sub.2, C.sub.2, and R.sub.3, such that: when the impedance input terminal, Z.sub.0, is configured to be a positive input impedance terminal, an input impedance, Z.sub.in, to the VCII 102 is given by

(145) Z in = Z 1 Z 3 Z 2 ,
any one of: a tunable active inductor simulator is configured by setting Z.sub.1=R.sub.1, C.sub.1=0, R.sub.2=0, Z.sub.2=1/sC.sub.2, and Z.sub.3=R.sub.3 such that the input impedance is given by Z.sub.in=sC.sub.2R.sub.1R.sub.3=sL, where L represents an inductor given by L=C.sub.2R.sub.1R.sub.3, and wherein a value of the inductor is tuned by a selection of a value of C.sub.2, a value of R.sub.1 and a value of R.sub.3, a tunable capacitance multiplier is configured by setting Z.sub.1=1/sC.sub.1, R.sub.1=0, Z.sub.2=R.sub.2, C.sub.2=0, and Z.sub.3=R.sub.3, such that the input impedance is given by

(146) Z in = 1 sC 1 R 2 R 3 ,
where the capacitance, C.sub.1, is multiplied by R.sub.2/R.sub.3, and an amount of multiplication of C.sub.1 is tuned by a selection of a value of R.sub.2 and a value of R.sub.3, and a tunable resistance multiplier is configured by setting Z.sub.1=R.sub.1, C.sub.1=0, Z.sub.2=R.sub.2, C.sub.2=0, and Z.sub.3=R.sub.3, such that the input impedance is given by

(147) 0 Z in = R 1 R 3 R 2 ,
where R.sub.1 is multiplied by R.sub.3/R.sub.2, and an amount of multiplication of R.sub.1 is tuned by a selection of a value of R.sub.2 and a value of R.sub.3; and when the impedance input terminal, Z.sub.0, is configured to be a negative input impedance terminal, an input impedance, Z.sub.in, to the VCII is given by

(148) Z in = - Z 1 Z 3 Z 2 ,
any one of: a tunable negative active inductor simulator is configured by setting Z.sub.1=R.sub.1, C.sub.1=0, R.sub.2=0, Z.sub.2=1/sC.sub.2, and Z.sub.3=R.sub.3 such that the input impedance is given by Z.sub.in=sC.sub.2R.sub.1R.sub.3=sL, where L represents an inductor given by L=C.sub.2R.sub.1R.sub.3, and wherein a value of the inductor is tuned by a selection of a value of C.sub.2, a value of R.sub.1 and a value of R.sub.3, a tunable negative capacitance simulator is configured by setting Z.sub.1=1/sC.sub.1, R.sub.1=0, Z.sub.2=R.sub.2, C.sub.2=0, and Z.sub.3=R.sub.3, such that the input impedance is given by

(149) Z in = - 1 sC 1 R 2 R 3 ,
where the capacitance, C.sub.1, is multiplied by R.sub.2/R.sub.3, and an amount of multiplication of C.sub.1 is tuned by a selection of a value of R.sub.2 and a value of R.sub.3, and a tunable negative resistance simulator is configured by setting Z.sub.1=R.sub.1, C.sub.1=0, Z.sub.2=R.sub.2, C.sub.2=0, and Z.sub.3=R.sub.3, such that the input impedance is given by

(150) Z in = - R 1 R 3 R 2 ,
where R.sub.1 is multiplied by R.sub.3/R.sub.2, and an amount of multiplication of R.sub.1 is tuned by a selection of a value of R.sub.2 and a value of R.sub.3.

(151) Moreover, the present disclosure is not limited to the specific circuit elements described herein, nor is the present disclosure limited to the specific sizing and classification of these elements. For example, the skilled artisan will appreciate that the circuitry described herein may be adapted based on changes to resistors and capacitors in the circuits, and the addition of circuit elements, such as diodes.

(152) The above-described hardware description is a non-limiting example of corresponding structure for performing the functionality described herein.

(153) Obviously, numerous modifications and variations of the present disclosure are possible in light of the above teachings. It is therefore to be understood that within the scope of the appended claims, the invention may be practiced otherwise than as specifically described herein.