DUAL-PFD FEEDBACK DELAY GENERATION CIRCUIT
20180091157 ยท 2018-03-29
Inventors
- Theertham Srinivas (Bangalore, IN)
- Jagdish Chand Goyal (Bangalore, IN)
- Peeyoosh MIRAJKAR (Bangalore, IN)
Cpc classification
H03L7/1976
ELECTRICITY
H03L2207/10
ELECTRICITY
H03L7/193
ELECTRICITY
H03L7/087
ELECTRICITY
International classification
H03L7/087
ELECTRICITY
Abstract
A dual-PFD circuit with delay feedback generated by a dual-modulus prescaler based on mode control from a feedback delay generation circuit. The PFD circuit can be used with a PLL feedback divider to divide a VCO clock signal VCO_clk and generate FB and FB_DLY signals. The PLL feedback divider includes a dual modulus prescaler to selectively divide the VCO_clk by either M or M+1 (such as 4/5) based on a divide mode control input to generate a prescaled divide signal, and a programmed counter/divider (N counter/1/N divider) to selectively divide the prescaled divide signal to generate the FB signal, and a delay generation circuit to selectively delay the FB signal by a pre-defined delay to generate the FB_DLY signal. The prescaler is responsive to the pre-defined delay from the delay generation circuit to change divide modes. The dual PFD circuit response to the FB and FB_DLY signals in relation to a reference signal to generate a phase comparison signal. the dual-PFD circuit can be used with a charge-pump coupled to the dual PFD circuit, and responsive the phase comparison signal to generate a frequency tuning voltage, for input to a VCO for generating the VCO clock signal. The dual PFD circuit, charge pump and VCO can be used in a PLL frequency synthesizer.
Claims
1. A circuit for phase detection, comprising a PLL feedback divider to divide a VCO clock signal VCO_clk and generate FB and FB_DLY signals, including a dual modulus prescaler to selectively divide the VCO_clk by either M or M+1 based on a divide mode control input to generate a prescaled divide signal; a programmed counter/divider (N counter/1/N divider) to selectively divide the prescaled divide signal to generate the FB signal; a delay generation circuit to selectively delay the FB signal by a pre-defined delay to generate the FB_DLY signal; the prescaler responsive to the pre-defined delay from the delay generation circuit to change divide modes; a dual PFD circuit response to the FB and FB_DLY signals in relation to a reference signal to generate a phase comparison signal.
2. The circuit of claim 1, wherein the prescaler divide modes are 4 and 5.
3. The circuit of claim 1, further comprising a charge-pump coupled to the dual PFD circuit, and responsive the phase comparison signal to generate a frequency tuning voltage.
4. The circuit of claim 3, further comprising a voltage controlled oscillator responsive to the frequency tuning voltage to generate the VCO clock signal.
5. The circuit of claim 4, wherein dual PFD circuit, charge pump and VCO are used in a PLL frequency synthesizer.
Description
BRIEF DESCRIPTION OF THE DRAWINGS
[0011] Color Drawings. This Patent Disclosure contains at least one drawing in color. Copies of this Provisional Patent Disclosure with color drawings will be provided by the Office upon request and payment of the necessary fee.
[0012]
[0013]
[0014]
[0015]
[0016]
DETAILED DESCRIPTION
[0017] This Description and the Drawings constitute a Disclosure for a dual-PFD with delay feedback generated by a dual-modulus prescaler based on mode control from a delay generation circuit, such as for use in a PLL frequency synthesizer, including describing design examples (example implementations), and illustrating various technical features and advantages.
[0018] In brief overview, a dual-PFD circuit with delay feedback generated by a dual-modulus prescaler based on mode control from a feedback delay generation circuit. The PFD circuit can be used with a PLL feedback divider to divide a VCO clock signal VCO_clk and generate FB and FB_DLY signals. The PLL feedback divider includes a dual modulus prescaler to selectively divide the VCO_clk by either M or M+1 (such as 4/5) based on a divide mode control input to generate a prescaled divide signal, and a programmed counter/divider (N counter/1/N divider) to selectively divide the prescaled divide signal to generate the FB signal, and a delay generation circuit to selectively delay the FB signal by a pre-defined delay to generate the FB_DLY signal. The prescaler is responsive to the pre-defined delay from the delay generation circuit to change divide modes. The dual PFD circuit response to the FB and FB_DLY signals in relation to a reference signal to generate a phase comparison signal. the dual-PFD circuit can be used with a charge-pump coupled to the dual PFD circuit, and responsive the phase comparison signal to generate a frequency tuning voltage, for input to a VCO for generating the VCO clock signal. The dual PFD circuit, charge pump and VCO can be used in a PLL frequency synthesizer.
[0019]
[0020]
[0021] In the proposed solution the MODE control bit which triggers the Div_by_5 mode of pre-scaler is supplied via Delay generation block instead of program counter. The feedback signal from program counter is used to start the DELAY counter [Delay generation block]. The Output of delay counter is used as Mode bit for pre-scaler. Thus until the Delay counter finishes its job of generating the delayed signal the pre-scaler division value is held at Div_by_4, which in turn ensure fixed delay irrespective of NDIV value. The Delay Counter produces a signal that is delayed by DELAY<4:0>*pre-scaler clock cycles. Integrating the Delay Counter into the Feedback divider so as to reduce the power consumption is the novelty of this solution.
[0022] In the proposed solution the MODE control bit which triggers the Div_by_5 mode of pre-scaler is supplied via Delay generation block instead of program counter. The feedback signal from program counter is used to start the DELAY counter [Delay generation block]. The Output of delay counter is used as Mode bit for pre-scaler. Thus until the Delay counter finishes its job of generating the delayed signal the pre-scaler division value is held at Div_by_4, which in turn ensure fixed delay irrespective of NDIV value. The DELAY counter can be implemented using a pulse-swallow counter circuit.
[0023] Note that TON pulse width can vary, but implementing the PFD with positive edge triggered D Flip-Flop can avoid this issue.
[0024]
[0025] Two PFDs are used instead of one. One is fed with the feedback(FB) clock, the other with the delayed version of FB clock. UP2 & DN1 are fed to the Charge Pump. In the steady state, Ref clock settles in the middle of the feedback clocks.
[0026] A design goal is linearization of the PFD transfer function: Q=Idn(T+T)-Iup(TT)=(Iup+Idn)*T. Slope depends on (Iup+Idn) thus increasing the gain of charge pump.
[0027] Llinearized charge pump transfer function. Helps in getting 2 gain from same charge-pump current which improves the overall in-band noise performance of the RF Synthesizer. Note that noise performance is impacted by the FB_DLY delayed feedback signal, as well as the FB feedback signal.
[0028]
[0029] For feedback divider (NDIV) value of 20 and Delay value of 2, NDIV<1:0>=0 and NDIV<17:2>=5 and DELAY<4:0>=2. As the value of NDIV<1:0>=0 the pre-scalar will be in DIV_by_4 mode all the time.
[0030] The FB_DLY/MODE signal will be issued after 2 pre-scaler clock cycles after FB generated by program counter.
[0031] For feedback divider value (NDIV) of 21 and Delay value of 2, NDIV<1:0>=1 and NDIV<17:2>=5 and DELAY<4:0>=2. Once program counter finishes its counting it issues FB signal on the rising edge of this signal Delay Counter will start and issues a FB_DLY/MODE after 2 pre-scaler clock cycles. As the value of NDIV<1:0>=1 the pre-scalar will be in DIV_by_5 of 5*CLK cycle only after receiving the FB_DLY/MODE signal and after that the pre-scaler will switch back to Div_by_4 mode.
[0032]
[0033] Advantages include: (a) Integrating the Delay Counter into the programmable Feedback divider and controlling the Pre-scalar mode (which is used to control /4 or /5) by delay counter output so as to produce fixed delay value irrespective of Divider value programmed is the novelty of this solution; (b) Pre-scalar mode (which is used to control /4 or /5) is controlled by delay cell output; (c) as the Delay circuit runs on /4 clock a Low power sequential circuit based delay chain is achieved; (d) the Delay generation block is integrated into existing feedback divider; (e) Sequential delay (synchronized with VCO clock); (f) Lower noise; (f) 4 power reduction compared to prior-art using VCO as the direct clock; (g) reduced complexity by re-using the pre-scalar for getting the VCO/4 clock; (h) timing closure becomes easy as VCO/4 clock is involved instead of direct VCO clock.
[0034] The Disclosure provided by this Description and the Figures sets forth example embodiments and applications illustrating aspects and features of the invention, and does not limit the scope of the invention, which is defined by the claims. Known circuits, connections, functions and operations are not described in detail to avoid obscuring the principles and features of the invention. These example embodiments and applications, including example design considerations, can be used by ordinarily skilled artisans as a basis for modifications, substitutions and alternatives to construct other embodiments, including adaptations for other applications.