Controlling a switched mode power supply with maximised power efficiency
09929658 ยท 2018-03-27
Assignee
Inventors
Cpc classification
H02M1/0025
ELECTRICITY
H02M3/33546
ELECTRICITY
H02M1/0022
ELECTRICITY
International classification
Abstract
A control circuit operable to generate a control signal to control the duty cycle of a switched mode power supply is provided. The control circuit comprises an input terminal for receiving a signal indicative of an input voltage (V.sub.in) of the switched mode power supply, and a reference signal generator to generate, in dependence upon the received signal, a reference signal (V.sub.R) that is a function of the input voltage (V.sub.in). The control circuit further comprises an error signal generator to receive a signal indicative of an output voltage (V.sub.out) of the switched mode power supply and to generate an error signal (V.sub.E) based on the reference signal (V.sub.R) and based on the output voltage, a low pass filter, and a duty cycle control signal generator to generate the control signal to control the duty cycle of the switched mode power supply in dependence upon the error signal (V.sub.E).
Claims
1. A control circuit operable to generate a control signal to control a duty cycle of a switched mode power supply, the control circuit comprising: an input terminal for receiving a signal indicative of an input voltage (V.sub.in) of the switched mode power supply; a reference signal generator operable to generate, in dependence upon the received signal, a reference signal (V.sub.R) that is a function of the input voltage (V.sub.in); an error signal generator arranged to receive a signal indicative of an output voltage (V.sub.out) of the switched mode power supply and operable to generate an error signal (V.sub.E) based on the reference signal (V.sub.R) and based on the output voltage (V.sub.out); a low pass filter connected between the input terminal and the error signal generator, in series with the reference signal generator; and a duty cycle control signal generator operable to generate the control signal to control the duty cycle of the switched mode power supply in dependence upon the error signal (V.sub.E); wherein the reference signal generator is operable in a first mode to generate the reference signal (V.sub.R) as a function of the input voltage (V.sub.in) and operable in a second mode to generate a predetermined reference signal (V.sub.Rdes) independent of the input voltage (V.sub.in), the reference signal generator being configured to operate in the second mode when the input voltage (V.sub.in) exceeds a threshold value, and to operate in the first mode when the input voltage (V.sub.in) is equal to or smaller than said threshold value.
2. The control circuit according to claim 1, wherein the low pass filter has a user adjustable time constant.
3. The control circuit according to claim 1, wherein the low pass filter is arranged to respond to an increase in the input voltage (V.sub.in) of the switched mode power supply with a first time constant, and to a decrease in the input voltage (V.sub.in) of the switched mode power supply with a second time constant that is different from the first time constant.
4. The control circuit according to claim 1, wherein the reference signal generator comprises: an offset reference signal generator operable in the first mode to generate an offset reference signal (V.sub.R.sub._.sub.offset) by combining the reference signal (V.sub.R) generated as a function of the input voltage (V.sub.in) with an offset signal (V.sub.offset), the offset signal (V.sub.offset) being independent of the input voltage (V.sub.in); wherein the error signal generator is operable to generate the error signal (V.sub.E) based on the offset reference signal (V.sub.R.sub._.sub.offset) and based on the output voltage (V.sub.out).
5. The control circuit according to claim 1, wherein the error signal generator is arranged to generate the error signal (V.sub.E) by subtracting one of the output voltage (V.sub.out) of the switched mode power supply and the reference signal (V.sub.R) from the other of the output voltage (V.sub.out) of the switched mode power supply and the reference signal (V.sub.R).
6. The control circuit according to claim 1, wherein the error signal generator is arranged to receive a signal indicative of an output current (I.sub.out) of the switched mode power supply and operable to generate the error signal (V.sub.E) based on the reference signal (V.sub.R), the output voltage (V.sub.out) and the output current (I.sub.out).
7. The control circuit according to claim 1, wherein the reference signal generator comprises a reference signal selector operable to select the smaller of the generated reference signal (V.sub.R) and the predetermined reference signal (V.sub.Rdes) for output by the reference signal generator.
8. A switch mode power supply having a control circuit according to claim 1.
9. The control circuit according to claim 3, wherein the first time constant is between 0.3 ms and 3 ms, and the second time constant is between 0.06 ms and 0.6 ms.
10. The control circuit according to claim 4, wherein the offset reference signal generator comprises an offset signal generator operable to generate a variable offset signal (V.sub.offset).
11. A method of generating a control signal by a control circuit to control a duty cycle of a switched mode power supply, the method comprising: a reference signal generation process comprising: receiving a signal indicative of an input voltage (V.sub.in) of the switched mode power supply; generating, when the input voltage (V.sub.in) is equal to or smaller than a threshold value, a reference signal (V.sub.R) that is a function of the input voltage (V.sub.in); and, generating, when the input voltage (V.sub.in) exceeds said threshold value, a predetermined reference signal (V.sub.Rdes) independent of the input voltage (V.sub.in); wherein at least one low-pass filtering operation is performed as part of the reference signal generation process so that the reference signal is a filtered signal; an error signal generation process comprising: receiving a signal indicative of an output voltage (V.sub.out) of the switched mode power supply; and, generating an error signal (V.sub.E) based on the reference signal (V.sub.R) and based on the output voltage (V.sub.out); and, a duty cycle control signal generation process, comprising generating a control signal to control the duty cycle of the switched mode power supply in dependence upon the error signal (V.sub.E).
12. The method according to claim 11, further comprising adjusting a time constant of a low pass filter used in said low-pass filtering operation in accordance with a capacitance of a load capacitor connected to an output of the switched mode power supply so as to maintain a size of the charge or discharge current of the load capacitor within a predetermined range of values.
13. The method according to claim 11, wherein the error signal (V.sub.E) is generated by subtracting one of the output voltage (V.sub.out) of the switched mode power supply and the reference signal (V.sub.R) from the other of the output voltage (V.sub.out) of the switched mode power supply and the reference signal (V.sub.R).
14. The method according to claim 11, wherein: the error signal generation process further comprises receiving a signal indicative of an output current (I.sub.out) of the switched mode power supply; and, the error signal (V.sub.E) is generated based on the reference signal (V.sub.R), the output voltage (V.sub.out) and the output current (I.sub.out).
15. The method according to claim 11, wherein: the reference signal generation process further comprises generating an offset reference signal (V.sub.R.sub._.sub.offset) by combining the reference signal (V.sub.R) with an offset signal (V.sub.offset), the offset signal (V.sub.offset) being independent of the input voltage (V.sub.in); and, the error signal (V.sub.E) is generated based on the offset reference signal (V.sub.R.sub._.sub.offset) and based on the output voltage (V.sub.out).
16. The method according to claim 15, wherein a variable offset signal (V.sub.offset) is generated.
17. The method according to claim 12, wherein the low pass filter is arranged to respond to an increase in the input voltage (V.sub.in) of the switched mode power supply with a first time constant, and to a decrease in the input voltage (V.sub.in) of the switched mode power supply with a second time constant, the method comprising adjusting the first and second time constants in accordance with the capacitance of the load capacitor so as to maintain the size of the charge and discharge currents of the capacitor within respective predetermined ranges of values.
Description
BRIEF DESCRIPTION OF THE DRAWINGS
(1) Embodiments of the invention will now be described, by way of example only, with reference to the accompanying drawings in which:
(2)
(3)
(4)
(5)
(6)
(7)
(8)
(9)
(10)
(11)
(12)
(13)
(14)
(15)
(16)
(17)
(18)
(19)
DETAILED DESCRIPTION OF EMBODIMENTS
(20) As will be explained in detail below, a control circuit according to an embodiment of the invention includes a low-pass filter connected between an input terminal of the control circuit that receives a signal indicative of an input voltage of the SMPS, and an error signal generator of the control circuit that functions to generate an error signal using a signal based on the received signal. The control circuit uses the error signal to generate a control signal for controlling the SMPS duty cycle. The low-pass filter limits the slew rate for the SMPS output voltage change when the input voltage changes, and thus the accompanying change in the SMPS load current, and is therefore effective in suppressing load current transients that would otherwise occur in response to input voltage fluctuations, as well as in suppressing noise in both the input and output voltage lines of the SMPS.
(21) In addition to the aforementioned reference signal generator, the control circuit may optionally include an offset reference signal generator for generating an offset reference signal by combining the reference signal with an offset signal, the offset being independent of the input voltage. Where such an offset reference signal generator is used, control of the duty cycle of the SMPS on the basis of the offset reference signal causes the SMPS to operate effectively as if is has a variable transformer turns ratio that varies with the input voltage. As will be explained in the following, the offsetting of this reference voltage allows highly efficient SMPS operation to be achieved over a wide range of combinations of desired input and output voltage bands that may be defined independently of one another by the user, thereby improving the usability of the SMPS across a wide range of applications.
First Embodiment
(22)
(23)
(24) The reference signal generator 210 is arranged to receive a signal indicative of an input voltage V.sub.in of the SMPS 100 via the input terminal 205, and operable to generate a variable reference signal V.sub.R which is dependent upon the input voltage V.sub.in. More particularly, the reference signal generator 210 is arranged to generate the reference signal V.sub.R as a function of the input voltage V.sub.in. This function, herein denoted f(V.sub.in), can be changed by the reference signal generator 210 according to user instructions that may be communicated via the interface module 260.
(25) The offset reference signal generator 220 is operable to generate an offset reference signal, V.sub.R.sub._.sub.offset, by combining the reference signal V.sub.R generated by the reference signal generator 210 with an offset signal, V.sub.offset, the offset signal V.sub.offset being independent of the input voltage V.sub.in.
(26) It should be noted that the functions of the reference signal generator 210 and the offset reference signal generator 220 may be combined into a single component of the control circuit 200, which generates, in a single step, an offset reference signal V.sub.R.sub._.sub.offset in the form of a voltage that is offset in relation to the input voltage V.sub.in, the size of the offset being independent of V.sub.in.
(27) The low-pass filter 225 may be any suitable type of low-pass filter for low-pass filtering a signal to remove higher-frequency components thereof. The low-pass filter 225 may be a digital filter or it may be implemented in the analog domain, for example as a simple first-order RC filter or a more complex filter network, in accordance with requirements.
(28) The low-pass filter 225 may, as in the present embodiment, be arranged to respond to an increase in the input voltage V.sub.in of the SMPS 100 with a first time constant, and to a decrease in the input voltage V.sub.in of the SMPS 100 with a second time constant that is different from the first time constant. To achieve effective noise suppression, the first time constant is preferably set to a value which is no smaller than that of the output filter time constant. The value of the first time constant will depend on the allowed inrush current level and the output capacitance, but will in many practical applications be within the range from 0.3 ms to 3 ms. The second time constant may, for example, be within the range from 60 microseconds to 0.6 ms. Such a low-pass filter 225 may be implemented as shown in
(29) The two time constants are preferably user-adjustable, so that the user can adjust them in accordance with the capacitance of a load capacitor connected to the output of the SMPS 100 in order to maintain the size of the charge and discharge currents of the capacitor within respective predetermined ranges of values. In an analog implementation, the time constants may be made user-adjustable e.g. by using variable resistors and/or capacitor in the filter circuit. A low-pass filter having the same time constant for rising/falling input signals may similarly be made to allow the time constant to be adjusted by the user.
(30) Referring again to
(31) The error signal V.sub.E is then fed into an optional regulator 240 or, if the regulator 240 is not provided, the error signal V.sub.E is fed into the duty cycle control signal generator 250. The regulator 240 may be provided to generate, in dependence upon the error signal V.sub.E, a signal that defines a duty cycle ratio.
(32) The duty cycle control signal generator 250 is arranged to receive the output of the regulator 240 (or the error signal V.sub.E if the regulator is not provided) and is operable to generate the required control signal D to control the duty cycle of the SMPS 100.
(33)
(34) Referring to
(35) At step S302, the error signal generator 230 receives a signal indicative of the output voltage V.sub.out of the SMPS 100. The received signal may similarly be an analogue representation of the output voltage V.sub.out of the SMPS 100 or it may be a digital representation thereof.
(36) At step S303, the reference signal generator 210 generates a variable reference signal V.sub.R as a function of the input voltage V.sub.in. The function, f(V.sub.in) may, for example, be a linear function, with the reference signal generator 210 generating the variable reference signal V.sub.R by multiplying the received signal (which is indicative of the input voltage V.sub.in) by a scaling factor. The function f(V.sub.in) may alternatively be a non-linear function of the received signal, e.g. a quadratic or a higher-order polynomial function, and it may have one or more discontinuities. The function f(V.sub.in) may also be defined piece-wise for two or more working regions of the input voltage V.sub.in. In general, the reference signal generator 210 generates the reference signal V.sub.R in step S303 as any function of the input voltage V.sub.in which is such that the reference signal V.sub.R is zero when the input voltage V.sub.in is zero (in other words, a function whose plot passes through the origin).
(37) At step S304, the offset reference signal generator 220 generates an offset reference signal V.sub.R.sub._.sub.offset by combining the reference signal V.sub.R generated at step S303 with an offset signal, V.sub.offset. As noted above, the offset signal V.sub.offset is not dependent on the input voltage V.sub.in and may be generated by the offset reference signal generator 220 itself, as in the present embodiment, or it may be generated externally of the control circuit 200 and received by the offset reference signal generator 220. In either case, the offset reference signal generator 220 combines the reference signal V.sub.R with the offset signal V.sub.offset, for example by adding these signals together, as in the present embodiment. As noted above, the functions of the reference signal generator 210 and the offset reference signal generator 220 may be combined into a single component of the control circuit 200, which generates, in a single step, an offset reference signal V.sub.R.sub._.sub.offset in the form of a voltage that is offset in relation to the input voltage V.sub.in, the size of the offset being independent of V.sub.in. In this case, steps S303 and S304 are combined as a single step.
(38) At step S305, the low-pass filter 225 filters the offset reference signal V.sub.R.sub._.sub.offset generated by the offset signal generator 220.
(39) At step S306, the error signal generator 230 generates an error signal V.sub.E based on both the filtered offset reference signal V.sub.R.sub._.sub.offset and the output voltage V.sub.out.
(40) Optionally, the process may then proceed with step S307, at which the regulator 240 regulates the error signal V.sub.E to generate a signal defining a duty cycle ratio.
(41) At step S308, the duty cycle control signal generator 250 generates a control signal D to control the duty cycle of the SMPS 100. The generated control signal D is dependent upon the error signal V.sub.E and, if the regulation step of S307 is performed, then the control signal D is generated in dependence upon the signal defining a duty cycle ratio.
(42) Thus, it will be appreciated that the control circuit 200 of the present embodiment performs a reference signal generation process comprising steps S301, S303, S304 and S305, which produce a reference signal filtered with respect to changes in the input voltage V.sub.in. The control circuit 200 also performs an error signal generation process comprising steps S302 and S306, which produce an error signal based on the filtered reference signal, and a duty cycle control signal generation process comprising step S308, which produces a signal to control the duty cycle based on the error signal.
(43) Further details of the operation of the control circuit 200 will now be described with reference to
(44) As shown in
(45) Therefore, the variable reference signal V.sub.R is generated by multiplying the input voltage V.sub.in of the SMPS 100 by the scaling factor k, in accordance with the following equation.
V.sub.R=kV.sub.inEquation 2
Moreover, in the present embodiment, the reference signal generator 210 is configured to allow the scaling factor k to be set by the user. More particularly, the reference signal generator 210 is configured to receive from the interface module 260 a signal indicative of an input from the user, which may be provided by the user entering his selection, adjustment or setting of the scaling factor k via an input device such as a key pad or touch screen. The reference signal generator 210 is arranged to set the factor k in dependence upon the received signal that is indicative of the user's input. However, it should be noted that, more generally, the reference signal generator 210 may be arranged to set, in dependence upon the received signal, one or more parameters of the above-mentioned function f(V.sub.in) which relates the reference signal V.sub.R to the input voltage V.sub.in, which function need not be linear in V.sub.in.
(46) As shown in
(47) In more detail, the offset signal generator 221 is arranged to receive a signal from the interface module 260 and to generate the variable offset signal V.sub.offset using the received signal, for example by amplifying and/or filtering, or otherwise processing the received signal. Thus, the offset signal V.sub.offset is a function of the received signal, although it is independent of the SMPS input voltage V.sub.in. Depending on the requirements of the specific SMPS implementation, the offset signal generator 221 may alternatively be configured to relay the signal received from the interface module 260 (or directly from a signal source external to the control circuit 200) to the adder 222 without processing it.
(48) More specifically, in the present embodiment, the offset signal generator 221 is arranged to receive a signal indicative of an input from a user via the interface module 260, and to generate the offset signal V.sub.offset in dependence on the signal that is indicative of the user's input. For example, the interface module 260 may be configured to provide an interface between the control circuit 200 and an input device such as a key pad or touch screen, via which the user can enter an amount of voltage offset which the offset signal generator 221 is to generate during operation of the control circuit 200.
(49) The usefulness of the user being able to specify the amount of voltage offset to be applied will now be explained with reference to
(50)
V.sub.R.sub._.sub.offset=kV.sub.in+V.sub.offsetEquation 3
(51) The ability to define any desired linear relation between the offset reference signal V.sub.R.sub._.sub.offset and the input voltage V.sub.in allows the user to secure the advantages of achieving higher output voltages at lower input voltage values whilst limiting the size of the output voltage at higher input voltage values. Thus, is becomes possible to obtain an increased output power level, or a lower output current, at lower input voltages. In other words, by being able to adjust the offset signal V.sub.offset, the user is able to adjust the control circuit 200 to control the SMPS 100 to operate across desired voltage ranges as if it had an input voltage-dependent transformer turns ratio. The usefulness of being able to makes these adjustments will now be explained by way of a design example.
(52) The SMPS of the design example is a DC-DC step-down converter which has an input voltage range of 40-60 V and a desired output voltage range of 10-12 V. Using fixed transformer ratios of n.sub.1=1:5 and n.sub.2=1:4 yields the dashed lines shown in
(53) However voltage conversion within the desired voltage ranges may be achieved by setting k and the offset voltage V.sub.offset to appropriate values. More specifically, the value of k may be set according to k=(V.sub.outmaxV.sub.outmin) (V.sub.inmaxV.sub.inmin) which in the present example yields k=(1210)/(6040)=0.1. The offset voltage, on the other hand, is given by the following expression:
(54)
(55) In the present design example, V.sub.offset is calculated according to Eqn. 4 to be 6 V.
(56) The transformer turns ratio n.sub.s:n.sub.p to be used in the transformer of the design example is required to satisfy the following condition:
(57)
(58) In other words, the voltage across the secondary coil of the transformer should be larger than the output voltage V.sub.out, over the whole working input voltage range. Thus, in the present design example, the transformer turns ratio is required to be greater than or equal to 0.25.
(59) In order to maintain efficient and stable operation when the temperature of the SMPS 100 changes, the offset signal generator 221 may additionally or alternatively be arranged to receive a signal indicative of a measured temperature of a component (e.g. the transformer) of the SMPS 100 via the interface module 260, and generate the offset signal V.sub.offset in dependence upon the received signal that is indicative of the measured temperature.
(60) Alternatively, the offset signal generator 221 of the present embodiment may additionally or alternatively be arranged to receive via the interface module 260 a signal indicative of an output load of the SMPS 100, and to generate the offset signal V.sub.offset in dependence upon the received signal that is indicative of the output load. The provision of such a load-dependent offset would advantageously allow the output voltage V.sub.out of the SMPS 100 to be tuneable so as to reduce transmission losses between the SMPS 100 and its load. For example, in a so-called Intermediate Bus Architecture (IBA) power system in which the SMPS 100 constitutes an intermediate bus converter (IBC) that converts a system input voltage to an intermediate bus voltage (IBV) that is applied to an intermediate bus which connects the IBC to one or more point-of-load (POL) regulators, the offset signal generator 221 could receive a signal indicative of the current and voltage output by the IBC to the POL regulator(s), and adjust the IBV so as to optimize the system efficiency for the prevailing load level. The reader is referred to WO2012/007055 for further details of this scheme for optimizing the efficiency of an IBA power system.
(61) Referring again to
V.sub.E=V.sub.R.sub._.sub.offsetV.sub.outEquation 6
(62) The error signal is then fed into a regulator 240 in the form of PID regulator. The output of the PID regulator is in a steady state and is the duty cycle required to obtain the required V.sub.out that is independent of the load current.
(63) The output of the PID regulator 240 is then fed into the duty cycle control signal generator 250 which comprises a pulse width modulating (PWM) circuit that translates the duty cycle ratio (from the PID regulator 240) into a pulse width modulated signal D that controls the switching elements in the SMPS 100.
(64) In summary, it will be understood from the description of the first embodiment above that the control circuit 200 introduces load regulation into an otherwise fixed ratio converter. Instead of using a fixed duty cycle, the duty cycle can be varied according to the load requirements and according to the input voltage V.sub.in of the SMPS 100. This is achieved using both the input voltage V.sub.in and the output voltage V.sub.out to generate of the duty cycle control signal D. This improves the damping of oscillations on the output due to input voltage transients, while maintaining the duty cycle near to 100%, for maximum efficiency.
(65) In order to maintain good load regulation and transient response a design margin for the nominal duty cycle D.sub.nom has to be introduced. Simulations and measurements performed by the present inventors show that a margin of a few percent is enough, yielding e.g. D.sub.nom97%. Hence, the power efficiency of an embodiment is almost at maximum and not reduced much compared with a fixed radio converter, but the embodiment provides improved transient response and load regulation.
(66) It should be noted that, because the duty cycle of an embodiment is controlled near the natural border of 100%, methods should be employed to avoid integral wind-up. For example, well-known saturation circuitry of the integral value can be used to address this issue.
(67)
(68) As shown in
(69)
(70) As shown in
(71) The small timing gap t.sub.gap between the end the control signal for Q1 and Q4 and the start of the control signal for Q2 and Q3 is due to D.sub.nom not being exactly 100% but instead being around 97% in the present embodiment. As a result, the length of the ON-time for Q1 and Q4 is substantially T/2D.sub.nom, where T is the length of a cycle. Similarly the ON-time for Q2 and Q3 is also substantially T/2D.sub.nom. The control circuit 200 controls the ON-time to maintain good load regulation and transient response by controlling the size of the timing gap t.sub.gap.
(72)
Second Embodiment
(73) A control circuit 200 according to a second embodiment of the present invention will now be described with reference to
(74) As can be appreciated from a comparison of
(75) In a first mode of operation (also referred to herein as the Regulated Ratio mode), the offset reference signal generator 220 is operable to function as the offset reference signal generator 220 of the above-described first embodiment. However, in contrast to the offset reference signal generator 220 of the first embodiment, the offset reference signal generator 220 of the second embodiment is also operable in a second mode (also referred to herein as the Fully Regulated mode) to generate a predetermined reference signal V.sub.Rdes which is set to a desired level. The size of V.sub.Rdes may be set to a fixed value or may be made adjustable by the SMPS operator. Accordingly, during operation, V.sub.Rdes remains constant unless changed by the operator.
(76) As will be explained in the following, the offset reference signal generator 220 is configured to operate in the second mode when the input voltage V.sub.in exceeds a threshold value, and to operate in the first mode when the input voltage V.sub.in is equal to or smaller than the threshold value.
(77) For comparison, in a known fully-regulated converter, which can only use a fully-regulated control strategy, the control circuit measures the output voltage V.sub.out of the SMPS 100, and this is then compared with a constant reference signal equal to the desired output voltage or directly proportional to the desired output voltage, with no provision for switching to a mode of operation which employs a variable reference voltage that is dependent upon the input voltage of the SMPS. In contrast, as explained herein, in the second embodiment of the present invention, the signal output by the offset reference signal generator 220 is a function of the input voltage V.sub.in of the SMPS 100 in the first operational mode, and constant in the second operational mode of the offset reference signal generator 220.
(78) The operations performed by the control circuit 200 of the second embodiment in the first mode of operation are the same as those performed by the control circuit 200 of the first embodiment. On the other hand, the conventional processing operations undertaken when the offset reference signal generator 220 operates in the second mode of operation (i.e. Fully Regulated) are well known and will therefore not be described here.
(79) As shown in
V.sub.R=min{V.sub.R.sub._.sub.offset,V.sub.Rdes}Equation 7
(80) In Equation 7, min denotes the minimum function which selects the minimum value of the operands. The output voltage V.sub.out as a function of the input voltage V.sub.in is illustrated in
(81) There are significant advantages associated with the capability of the offset reference signal generator 220 to switch from operating in one of the two above-described operational modes to the other mode, depending on the prevailing SMPS input voltage level.
(82) For example, as can be appreciated from the variation of the SMPS output voltage V.sub.out with the input voltage V.sub.in shown schematically in
(83) Furthermore, as illustrated in
(84)
(85) Regulated part of the combination control strategy, where the current ripple I.sub.ripple increases with input voltage V.sub.in. This implies that the pure Regulated Ratio can use a smaller inductor for a given ripple requirement than the combination control strategy. However, a larger inductor is preferable in terms of active current sharing.
(86)
Experimental Results
(87) The inventors have performed experiments to demonstrate the effectiveness of the low-pass filter 225 in suppressing an SMPS load current transient that would otherwise occur when the SMPS input voltage V.sub.in changes abruptly. The results of these studies are shown in
(88) In both cases, the output of the SMPS was connected to a bank of capacitors with low ESR, having a total capacitance 2.5 mF, and the input voltage V.sub.in to the SMPS was stepped up from 40 V to 50 V. In
(89) In the background example of
(90)
(91) [Modifications and Variants]
(92) Many modifications and variations can be made to the embodiments, without departing from the scope of the present invention.
(93) For example, although the control circuit 200, 200 of the above described embodiments is a separate unit which provides control signals for controlling the duty cycle of the SMPS 100, the control unit 200, 200 may instead be incorporated within the SMPS 100.
(94) Furthermore, the control circuit 200, 200 can be implemented using either analog or digital electronics, with no loss of performance. In a digital implementation of the control circuit 200, 200, the reference signal generator 210, the offset reference signal generator 220, the error signal generator 230 and/or the regulator 240 may be implemented as software components of that may form at least a part of a computer program, module, object or sequence of instructions executable by a programmable signal processing apparatus such as a microprocessor.
(95) The offset reference signal generator 220 of the above-described second embodiment is configured to switch between its first and second modes of operation by the reference signal selector 223 selecting the smaller of reference signals V.sub.Rdes and V.sub.R.sub._.sub.offset which have been generated by a reference source and the offset reference signal generator 220, respectively. However, the switch may alternatively be performed by comparing the signal indicative of the SMPS input voltage against a threshold and then generating either V.sub.Rdes or V.sub.R.sub._.sub.offset, depending on the result of this comparison.
(96) Although the low-pass filter 225 is provided between the offset reference signal generator 220 and the error signal generator 230 in the embodiments described above, it should be noted that the low-pass filter 225 may alternatively be provided elsewhere in the duty cycle control circuit so as to filter the signal indicative of the SMPS input voltage or a signal based thereon before the signal is passed to the error signal generator 230. Thus, more generally, the low pass filter may be provided anywhere between the input terminal 205 and the error signal generator 230. In this connection, it should be noted that the input terminal 205 need not be provided on the circuit board of the control circuit and should be regarded more generally as any node or point in the control circuit that receives a signal indicative of the input voltage V.sub.in. However, in some analog implementations of the duty cycle control circuit, in which one or more of the components themselves are significant sources of noise, it may be advantageous to connect the low-pass filter 225 directly to a input of the error signal generator 230, as in the above-described embodiments.
(97) The regulator 240 may be of any type and not specifically a PID regulator. For example, it may be a PI, PD, or lead lag compensation regulator, or another type of regulator.
(98) The control strategy, as detailed in the above described embodiments, could be complemented with voltage feed forward compensation.
(99) Since the SMPS 100 may be an isolated SMPS 100, then the control circuit 200 could be placed on the primary or secondary side of the transformer T1. However, the preference is for placement on the secondary side. Depending on the placement of the control circuit 200, 200, then one of either the output voltage V.sub.out of the SMPS 100 or the input voltage V.sub.in of the SMPS 100 must be transferred over the isolation barrier. There are many well-known techniques for achieving this, for example sampling of the voltage on the secondary side of the transformer T1 of the SMPS 100 during the on-period is a good measurement of the input voltage, including the transformer ratio n.
(100) Further, the control circuit 200, 200 is not limited to controlling the SMPS topology of a full-bridge, center-tapped secondary side transformer with synchronous rectification, as shown in
(101) The inventors have found that the above-described control circuit of embodiments of the present invention works particularly well when implemented with active droop which enables passive current sharing or the paralleling of several identical SMPS converters.
(102)
V.sub.E=min {kV.sub.in+V.sub.offset,V.sub.Rdes}V.sub.outI.sub.outR.sub.droopEquation 8
(103) In Equation 8 above, n=n.sub.s/n.sub.p is the transformer turns ratio if it exists in the SMPS, V.sub.out is the output voltage of the SMPS 100, I.sub.out is the output current of the SMPS 100 and R.sub.droop is the artificial droop resistance.
(104) It will also be appreciated that the process steps illustrated in the flow chart in
(105) The foregoing description of embodiments of the present invention has been presented for the purpose of illustration and description. It is not intended to be exhaustive or to limit the invention to the present form disclosed. Alternations, modifications and variations can be made without departing from the spirit and scope of the present invention.