Testkey and testing system which reduce leakage current
11614486 · 2023-03-28
Assignee
Inventors
Cpc classification
G01R31/31905
PHYSICS
International classification
G01R22/00
PHYSICS
Abstract
A testkey includes two switching circuits and two compensation circuits. The first switching circuit transmits a test signal to a first DUT when the first DUT is being tested and functions as high impedance when the first DUT is not being tested. The second switching circuit transmits the test signal to a second DUT when the second DUT is being tested and functions as high impedance when the second DUT is not being tested. When the first DUT is not being tested and the second DUT is being tested, the first compensation circuit provides first compensation current for reducing the leakage current of the first switching circuit. When the first DUT is being tested and the second DUT is not being tested, the second compensation circuit provides second compensation current for reducing the leakage current of the second switching circuit.
Claims
1. A testkey with reduced leakage current, comprising: a first switching circuit coupled between a test signal and a first device under test (DUT) and configured to transmit the test signal to the first DUT when the first DUT is being tested and function as high impedance when the first DUT is not being tested, the first switching circuit comprising: a first switch including: a first end coupled to a first test pad; a second end; and a control end coupled to a first switching signal; and a second switch including: a first end coupled to the second end of the first switch; a second end coupled to the first DUT; and a control end coupled to a second switching signal; a second switching circuit coupled between the test signal and a second DUT and configured to transmit the test signal to the second DUT when the second DUT is being tested and function as high impedance when the second DUT is not being tested, the second switching circuit comprising: a third switch including: a first end coupled to the first test pad; a second end; and a control end coupled to a third switching signal; and a fourth switch including: a first end coupled to the second end of the third switch; a second end coupled to the second DUT; and a control end coupled to a fourth switching signal; a first compensation circuit coupled to the first switching circuit and configured to provide first compensation current for reducing leakage current of the first switching circuit when the first DUT is not being tested and the second DUT is being tested; and a second compensation circuit coupled to the second switching circuit and configured to provide second compensation current for reducing leakage current of the second switching circuit when the second DUT is not being tested and the first DUT is being tested.
2. The testkey of claim 1, wherein: the first switching circuit further comprises: a fifth switch including: a first end coupled to a second test pad; a second end coupled to the second end of the second switch; and a control end coupled to a fifth switching signal; and the second switching circuit further comprises: a sixth switch including: a first end coupled to the second test pad; a second end coupled to the second end of the fourth switch; and a control end coupled to a sixth switching signal.
3. The testkey of claim 1, wherein: the first compensation circuit comprises an eighth switch which includes: a first end coupled to a third test pad; a second end coupled to the second end of the first switch and the first end of the second switch; and a control end coupled to an eighth switching signal; and the second compensation circuit comprises a ninth switch which includes: a first end coupled to the third test pad; a second end coupled to the second end of the third switch and the first end of the fourth switch; and a control end coupled to a ninth switching signal.
4. The testkey of claim 1, wherein: the first DUT, the second DUT and the first through the fourth switches are transistors; the first through the fourth switches have a first doping type; and the first DUT and the second DUT have a second doping type which is different from the first doping type.
5. The testkey of claim 1, wherein: the first DUT is an N-type transistor; the second DUT is a P-type transistor; the first switch and the second switch are P-type devices; and the third switch and the fourth switch are N-type devices.
6. A test system, comprising: an input circuit configured to provide a test signal; a first through an N.sup.th DUTs, wherein N is an integer larger than 1; and a testkey comprising: a first through an N.sup.th switching circuits coupled between the input circuit and the first through the N.sup.th DUTs, respectively; and a first through an N.sup.th compensation circuits coupled to the first through the N.sup.th DUTs, respectively, wherein: an n.sup.th switching circuit among the first through the N.sup.th switching circuits is configured to transmit the test signal to the an n.sup.th DUT among the first through the N.sup.th DUTs when the n.sup.th DUT is being tested; the n.sup.th switching circuit is configured to function as high impedance when the n.sup.th DUT is not being tested; the n.sup.th switching circuit comprises: a first switch including: a first end coupled to a first test pad; a second end; and a control end coupled to a first switching signal; and a second switch including: a first end coupled to the second end of the first switch; a second end coupled to the n.sup.th DUT; and a control end coupled to a second switching signal; an n.sup.th compensation circuit among the first through the N.sup.th compensation circuits is configured to provide n.sup.th compensation current for reducing leakage current of the n.sup.th switching circuit when the n.sup.th DUT is not being tested; and n is an integer between 1 and N.
7. The test system of claim 6, wherein the n.sup.th switching circuit further comprises: a third switch including: a first end coupled to a second test pad; a second end coupled to the second end of the second switch; and a control end coupled to a third switching signal.
8. The test system of claim 6, wherein the n.sup.th compensation circuit comprises a fourth switch which includes: a first end coupled to a third test pad; a second end coupled to the second end of the first switch and the first end of the second switch; and a control end coupled to a fourth switching signal.
9. The test system of claim 6, wherein: the n.sup.th DUT, the first switch and the second switch are transistors; the first switch and the second switch have a first doping type; and the n.sup.th DUT has a second doping type which is different from the first doping type.
Description
BRIEF DESCRIPTION OF THE DRAWINGS
(1)
(2)
DETAILED DESCRIPTION
(3)
(4) In an embodiment of the present invention, each of the N devices under test DUT.sub.1-DUT.sub.N may include a transistor, such as a metal oxide semiconductor field-effect transistor (FET), a bipolar transistor (BJT), or any type of transistor. The N devices under test DUT.sub.1-DUT.sub.N may have different physical characteristics, such as different gate widths, gate lengths, doping concentrations or doping types. However, the type of transistors included in the N devices under test DUT.sub.1-DUT.sub.N does not limit the scope of the present invention.
(5) In the test systems 100 and 200 of the present invention, a switching circuit SW.sub.n among the N switching circuits SW.sub.1-SW.sub.N is coupled to the test pad PAD1, the test pad PAD2, and a corresponding device under test DUT.sub.n among the N devices under test DUT.sub.1-DUT.sub.N, wherein n is an integer between 1 and N. A compensation circuit CP.sub.n among the N compensation circuits CP.sub.1-CP.sub.N is coupled to the test pad PAD3 and the corresponding switching circuit SW.sub.n. The testkey 20 is configured to receive the test signal I.sub.GON via the test pad PAD1, receive the predetermined voltage Vdet via the test pad PAD2, and receive the compensation signal I.sub.C via the test pad PAD3. The corresponding switching circuit SW.sub.n is configured to selectively transmit the test signal I.sub.GON to the device under test DUT.sub.n according to switching signals G.sub.1n and G.sub.2n, selectively bias a node between the device under test DUT.sub.n and the switching circuit SW.sub.n to the predetermined voltage Vdet according to a switching signal G.sub.3n. The compensation circuit CP.sub.n is configured to provide compensation current I.sub.Cn according to a switching signal G.sub.4n which is associated with the test status of the device under test DUT.sub.n.
(6) In the test systems 100 and 200 of the present invention, each switching circuit of the N switching circuits SW.sub.1-SW.sub.N includes switches T1-T3, and each compensation circuit of the N compensation circuits CP.sub.1-CP.sub.N includes a transistor T4. For illustrative purpose, the switching circuit SW.sub.n and the compensation circuit CP.sub.n are used to explain the present invention. The switch T1 includes a first end coupled to the test pad PAD1, a second end, and a control end coupled to the switching signal G.sub.1n. The switch T2 includes a first end coupled to the second end of the switch T1, a second end coupled to the device under test DUT.sub.n, and a control end coupled to the switching signal G.sub.2n. The switch T3 includes a first end coupled to the second end of the switch T2, a second end coupled to the test pad PAD3, and a control end coupled to the switching signal G.sub.3n. The switch T4 includes a first end coupled to the test pad PAD3, a second end coupled between the second end of the switch T1 and the first end of the switch T2, and a control end coupled to the switching signal G.sub.4n.
(7) When the device under test DUT.sub.n is being tested, the switches T1 and T2 of the switching circuit SW.sub.n are turned on by the switching signals G.sub.1n and G.sub.2n having an enable level, thereby transmitting the test signal I.sub.GON to the device under test DUT.sub.n. In other words, the current I.sub.Gn flowing through the switches T1 and T2 is not zero. Meanwhile, the switch T3 of the switching circuit SW.sub.n and the switch T4 of the compensation circuit CP.sub.n are turned off (the compensation current I.sub.Cn flowing through the switch T4 is zero) by the switching signals G.sub.3n and G.sub.4n having a disable level, thereby maintaining the test signal path between the test pad PAD1 and the device under test DUT.sub.n.
(8) When the device under test DUT.sub.n is not being tested, the switches T1 and T2 of the switching circuit SW.sub.n are turned off by the switching signals G.sub.1n and G.sub.2n having the disable level, thereby cutting off the test signal path between the test pad PAD1 and the device under test DUT.sub.n. Meanwhile, the switch T3 of the switching circuit SW.sub.n is turned on by the switching signal G.sub.3n having the enable level, thereby biasing the node between the device under test DUT.sub.n and the switching circuit SW.sub.n to the predetermined voltage Vdet for reducing coupling effect. Also, the switch T4 of the compensation circuit CP.sub.n is turned on by the switching signal G.sub.4n having the enable level, thereby providing the compensation current I.sub.Cn (I.sub.Cn≠0) for reducing the leakage current of the switches T1 and T2.
(9) In the test system 100 depicted in
(10) In an embodiment, the switch T1 in the switching circuit SW.sub.n and the switch T4 in the compensation circuit CP.sub.n are transistors having the same W/L ratio. In another embodiment, the size of the switch T4 in the compensation circuit CP.sub.n may be determined based on the leakage current of the switches T1 and T2 in the switching circuit SW.sub.n when in the cut-off state. However, the size of the switch T4 in the compensation circuit CP.sub.n does not limit the scope of the present invention.
(11) In conclusion, in the testkey and the test system of the present invention, the switching circuit may test multiple DUTs using addressing method, and the compensation circuit may provide corresponding compensation current according to the test status of the DUT. Therefore, the present invention can reduce test space and leakage current, thereby improving test accuracy.
(12) Those skilled in the art will readily observe that numerous modifications and alterations of the device and method may be made while retaining the teachings of the invention. Accordingly, the above disclosure should be construed as limited only by the metes and bounds of the appended claims.