METHOD AND COMPONENT-ARRANGEMENT FOR A TRANSFER PRINT BETWEEN SUBSTRATES
20180040501 ยท 2018-02-08
Inventors
Cpc classification
H01L2221/68368
ELECTRICITY
H01L25/50
ELECTRICITY
B81C99/002
PERFORMING OPERATIONS; TRANSPORTING
H01L25/0652
ELECTRICITY
H01L2221/68363
ELECTRICITY
H01L2221/68381
ELECTRICITY
B81C2201/0194
PERFORMING OPERATIONS; TRANSPORTING
International classification
H01L25/00
ELECTRICITY
Abstract
The transfer of devices or device components from a carrier substrate to a further carrier substrate or to a plurality of further carrier substrates can be performed with little effort (few transfer steps) to the at least one further carrier substrate. The method comprises producing first devices on the first carrier substrate in a two-dimensional grid. It comprises defining positions on the second carrier substrate on the basis of the two-dimensional grid for at least some of the first devices. It comprises releasing a plurality of the first devices from the first carrier substrate while maintaining the two-dimensional grid. Finally, the plurality of first devices are applied to the second carrier substrate in the defined positions while maintaining the two-dimensional grid or a multiple thereof in at least one of the two directions.
Claims
1. A method for transferring devices from a first carrier substrate (10) to a second carrier substrate (20), comprising: producing first devices (12) on the first carrier substrate (10) in a two-dimensional grid (X.sub.A+X.sub.B, Y.sub.A+Y.sub.B); defining positions on the second carrier substrate (20) on the basis of the two-dimensional grid (X.sub.A+X.sub.B, Y.sub.A+Y.sub.B) and positions of second devices (22) produced on the second carrier substrate (20) for at least some of the first devices (12); releasing a plurality of the first devices (12) from the first carrier substrate (10) while maintaining the two-dimensional grid (X.sub.A+X.sub.B, Y.sub.A+Y.sub.B); applying the plurality of devices (24) to the second carrier substrate (20) in the defined positions while maintaining the two-dimensional grid (X.sub.A+X.sub.B, Y.sub.A+Y.sub.B).
2. The method according to claim 1, wherein the two-dimensional grid is determined on the basis of the sizes (X.sub.A, Y.sub.A) of a first device (12) and an intermediate space (X.sub.B, Y.sub.B) required for release thereof.
3. The method according to claim 2, wherein pitches of the two-dimensional grid (X.sub.A+X.sub.B, Y.sub.A+Y.sub.B) in two directions linearly independent of each other each correspond to the sum of the sizes (X.sub.A, Y.sub.A) of a first device (12) and the intermediate space (X.sub.B, Y.sub.B) required for release thereof in the respective linearly independent direction.
4. The method according to claim 3, wherein the defined positions on the second carrier substrate (20) correspond to N-folds, with N=1, 2, 3, . . . , n, of the pitches of the two-dimensional grid (X.sub.A+X.sub.B, Y.sub.A+Y.sub.B) in the respective linearly independent directions.
5. The method according to claim 1, wherein further first devices (12) in the two-dimensional grid on the first carrier substrate (10), which have not yet been released therefrom, are released and applied to the second carrier substrate (20) while maintaining the two-dimensional grid in not yet occupied, however, defined positions.
6. The method according to claim 1, wherein the second devices (22) on the second carrier substrate (20) are produced in consideration of the two-dimensional grid (X.sub.A+X.sub.B, Y.sub.A+Y.sub.B) such that the defined positions have a spatial relationship to the second devices (22) required for the technical function thereof.
7. The method according to claim 6, wherein the second devices (22) are produced by applying CMOS process techniques.
8. The method according to claim 1, wherein positions on a further carrier substrate are defined on the basis of the two-dimensional grid (X.sub.A+X.sub.B, Y.sub.A+Y.sub.B) for at least some of the first devices (12), and a plurality of first devices of the first carrier substrate (10) are applied to the further carrier substrate in said positions while maintaining the two-dimensional grid.
9. The method according to claim 1, wherein the first devices (12) on the first carrier substrate (10) are produced in consideration of the two-dimensional grid (X.sub.A+X.sub.B, Y.sub.A+Y.sub.B) such that the defined positions have a spatial relationship to the first devices (12) required for the technical function thereof.
10. The method according to claim 9, wherein the first devices (12) are produced by applying CMOS process techniques, and are CMOS devices.
11. The method according to claim 8, wherein further devices on the further carrier substrate are produced in consideration of the two-dimensional grid (X.sub.A+X.sub.B, Y.sub.A+Y.sub.B) such that the defined positions have a spatial relationship to the further devices required for the technical function thereof, and wherein the further devices are produced by applying CMOS process techniques.
12. The method according to claim 8, wherein an arrangement of the positions on the second carrier substrate differs from an arrangement of the positions on the further carrier substrate.
13. The method according to claim 1, wherein the release of a plurality of the first devices (12) from the first carrier substrate (10) and a transfer for applying the plurality of first devices (12) to the second carrier substrate (20) is performed by use of a stamp (30), the lower stamp surface of which is adjusted to the two-dimensional grid (X.sub.A+X.sub.B, Y.sub.A+Y.sub.B).
14. A carrier substrate with micro-technical devices (22, 24), and comprising: externally produced devices (24) produced on an external carrier substrate (10) and transferred to defined positions on an internal carrier substrate; devices (22) produced internally on the internal carrier substrate (20) which have a spatial relationship to the externally produced, transferred devices (24) required for the function thereof, wherein the defined positions are arranged in accordance with a two-dimensional grid, the pitches of which in two independent, linear directions can be determined on the basis of the sizes (X.sub.A, Y.sub.A) of an externally produced, transferred device (24) and an intermediate space (X.sub.B, Y.sub.B) required for release thereof.
15. The carrier substrate according to claim 14, wherein the pitch in each of the two linearly independent directions corresponds to the respective sizes (X.sub.A, Y.sub.A) of the externally produced device (12) and the intermediate space (X.sub.B, Y.sub.B) required for release thereof.
16. The carrier substrate according to claim 14, wherein a distance between two externally produced, transferred devices (24) in a respective linearly independent direction corresponds to an N-fold, with N=1, 2, 3, . . . , n, of the corresponding pitch on the external carrier substrate (10).
17. A micro-technical device including an internal carrier substrate (20) with device components (22) internally produced therein and thereon, and comprising: externally produced devices (24) produced on an external carrier substrate (10) and transferred to defined positions on the internal carrier substrate (20); wherein the internally produced device components (22) have a spatial relationship to the externally produced devices (24) required for the function of the micro-technical device; the defined positions are arranged in accordance with a two-dimensional grid, the pitches of which in two linearly independent directions can be determined on the basis of the sizes (X.sub.A, Y.sub.A) of one of the externally produced devices (24) and the intermediate space (X.sub.B, Y.sub.B) required for release thereof.
18. The micro-technical device (22, 24) according to claim 17, wherein the pitch in each of the two linearly independent directions corresponds to the respective sizes (X.sub.A, Y.sub.A) of the externally produced device (24) and the intermediate space (X.sub.B, Y.sub.B) required for release thereof.
19. The micro-technical device (22, 24) according to claim 17, wherein a distance between two externally produced and transferred components (24) in a respective linearly independent direction corresponds to an N-fold, with N=1, 2, 3, . . . , n, of the corresponding pitches on the external carrier substrate (10).
20. A method for transferring devices from a first carrier substrate (10) to a second carrier substrate (20), comprising: producing first devices (12) on the first carrier substrate (10) in a two-dimensional grid (X.sub.A+X.sub.B, Y.sub.A+Y.sub.B); defining positions on the second carrier substrate (20) on the basis of the two-dimensional grid and positions of second devices (22) produced on the second carrier substrate (20) for at least some of the first devices (12); releasing a plurality of the first devices (12) from the first carrier substrate (10) while maintaining the two-dimensional grid; applying the plurality of devices (24) to the second carrier substrate (20) in the defined positions while maintaining the two-dimensional grid; wherein pitches of the two-dimensional grid in two directions linearly independent of each other each correspond to the sum of the sizes (X.sub.A, Y.sub.A) of a first device (12) and the intermediate space (X.sub.B, Y.sub.B) required for release thereof in the respective linearly independent direction; wherein the defined positions on the second carrier substrate (20) correspond to N-folds, with N=1, 2, 3, . . . , n, of the pitches of the two-dimensional grid in at least one or both of the linearly independent directions.
21. The method according to claim 20, wherein the defined positions on the second carrier substrate (20) correspond to an N-fold, with N=2, 3, . . . , n, of the pitch of the one (R.sub.X) of the two linearly independent directions.
22. The method according to claim 20, wherein the defined positions on the second carrier substrate (20) correspond to an N-fold, with N=2, 3, . . . , n, of the pitch of the other one (R.sub.Y) of the two linearly independent directions.
Description
SUMMARY OF EMBODIMENTS
[0038] Embodiments of the invention are illustrated by examples and not in a way that transfers or incorporates limitations from the Figures into the patent claims. Same reference numerals in the Figures indicate same or highly similar elements.
[0039]
[0040]
[0041]
[0042]
DETAILED DESCRIPTION OF EMBODIMENTS
[0043] All examples of the invention allow that devices, e.g. CMOS circuits, are or have been produced on a receiving carrier substrate, e.g. a semiconductor wafer. Per circuit, one or more devices of a donor carrier substrate, e.g. a semiconductor wafer, can be positioned by transfer printing. The devices on the donor semiconductor wafer are used in a highly efficient manner, i.e. as completely as possible (in the sense of preferably all devices per carrier wafer).
[0044] Per stamping procedure, as many devices as possible are transferred simultaneously and disposed simultaneously in a plurality of positions of the receiving carrier substrate in devices or circuits possibly present thereon.
[0045] In an advantageous embodiment, the positions for the devices to be transferred on the receiving carrier substrate, e.g. the semiconductor wafer, are arranged exclusively in a grid, the pitches of which are defined in a first direction, e.g. the horizontal direction in the subsequently described Figures, and in a second direction linearly independent of the first direction, e.g. the vertical direction in the following illustration, by the sizes of the devices to be transferred and the intermediate space required for etching them free on the donor carrier substrate, e.g. a semiconductor wafer. The width of the intermediate space or scribing trench is predetermined by the technical requirements for etching free, e.g. the width required for etching a trench to the required depth, and for positioning the connection elements. This grid is used on the receiving carrier substrate for both, devices to be transferred in adjacent circuits and a plurality of devices to be transferred per circuit.
[0046] In one embodiment, a distance between two positions and thus two devices to be transferred on the receiving carrier substrate in the first linearly independent direction, e.g. the horizontal direction, is defined as an N-fold, with N=1, 2, 3, . . . , n, of the pitch in this direction. In an advantageous variant, the underlying pitch is the sum of the horizontal device dimension plus the horizontal intermediate space dimension. The distance between the second positions in the other linearly independent direction, i.e. the vertical direction, is defined as an N-fold of the sum of the vertical device dimension plus the vertical intermediate space dimension.
[0047] In one embodiment, the arrangement of the devices on the first carrier substrate is a grid preferably occupied in all positions and having the above-defined pitch.
[0048] The arrangement of the devices applied by transfer printing on the receiving carrier substrate is a uniform grid across the entire wafer, wherein, however, only every m.sup.th position in the horizontal direction and every n.sup.th position in the vertical direction are occupied, wherein m, n=1, 2, 3, . . . applies.
[0049] The arrangement of the devices to be transferred on a transfer device, e.g. a stamp 30 according to
[0050] A plurality of devices are transferred simultaneously per transfer procedure.
[0051] The receiving (second) carrier substrate is completely printed in a few transfer printing procedures depending on the size of the stamp surface 31 available for the transfer. A maximum of devices can be removed from the (first) carrier substrate, as the donor carrier substrate, and be transferred. In particular, when the first carrier substrate has the same design, various arrangements can be printed on the second carrier substrate, i.e. carrier substrates with various devices, such as CMOS circuits, and with various device arrangements.
[0052]
[0053]
[0054] The devices 24 basically correspond to the devices 12 after transfer thereof from the first carrier substrate 10 to the second carrier substrate 20 according to
[0055]
R.sub.X=N*(X.sub.A+X.sub.B) when N=1
[0056] The pitch R.sub.Y in the vertical direction is an N-fold of the sum of the device dimensions Y.sub.A and the width of the intermediate space Y.sub.B . . .
R.sub.X=N*(Y.sub.A+Y.sub.B) when N=2
[0057] The devices 12 to be transferred in the topmost row of three of
[0058]
[0059] During use thereof, it picks up devices 12which adhere thereto due to adhesion forcesfrom the first wafer, lifts them off and transfers them. Adhesion of the devices 12 to be transferred and to be placed by printing (via transfer printing) to the lower stamp surface 31 (the bottom stamp area) is accomplished by means of a grid R.sub.x in the horizontal direction and by means of grid R.sub.Y in the vertical direction (not visible).
[0060] The pitch R.sub.X in the horizontal direction is an N-fold of the sum of the device dimensions X.sub.A and the width of the intermediate space X.sub.B, wherein N is a positive integer (N=1, 2, 3, . . . , n).
R.sub.X=N*(X.sub.A+X.sub.B) N=1, 2, 3 . . .
[0061] The pitch R.sub.Y in the vertical direction (not shown) is an N-fold of the sum of the device dimensions Y.sub.A and the width of the intermediate space Y.sub.B, wherein N is a positive integer (N=1, 2, 3, . . . , n).
R.sub.Y=N*(Y.sub.A+Y.sub.B) N=1, 2, 3 . . .
[0062] The selection of the positions and thus the arrangement of the devices 24 placed by transfer printing (the respective distance between two devices 24 on the second carrier substrate 20) is performed using a dimension R.sub.X in the horizontal direction and using a dimension R.sub.Y in the vertical direction. In this embodiment, the dimension R.sub.X in the horizontal direction is an N-fold of the sum of the device dimensions X.sub.A and the width of the intermediate space X.sub.B, wherein this sum forms the basic pitch of the two-dimensional grid in the first linearly independent direction, by means of which the devices 12 are arranged on the first carrier substrate 10.
[0063] The dimension or position R.sub.X is thus an N-fold of the basic pitch (X.sub.A+X.sub.B) . . .
R.sub.X=N*(X.sub.A+X.sub.B) N=1, 2, 3 . . .
[0064] The dimension or position R.sub.Y in the vertical direction is an N-fold of the sum of the device dimensions Y.sub.A and the width of the intermediate space Y.sub.B in the second linearly independent direction. The dimension or position R.sub.Y is thus an N-fold of the basic pitch (Y.sub.A+Y.sub.B).
R.sub.Y=N*(Y.sub.A+Y.sub.B) N=1, 2, 3 . . .
[0065] The definition of positions for the devices 24 by means of the dimensions R.sub.X and R.sub.Y applies from device 24 to adjacent device 24, wherein the relevant devices may be located within a CMOS circuit 22, but also in adjacent circuits.
[0066] In further examples, R.sub.X or R.sub.Y may also start with N=2, while the respective other grid still starts with N=1. Likewise, both grids may start with N=2, i.e. a positive integer multiple of the respective basic pitch.
[0067] Due to the efficient transfer of the devices 12 (or 24) to second carrier substrates 20, which may have configurations differing from each other, but on which the positions of the transferred devices 24 are each defined by the dimensions R.sub.X and R.sub.Y, which are based on the same basic pitches, e.g. X.sub.A+X.sub.B and Y.sub.A+Y.sub.B, for all second carrier substrates, efficiently combined micro-technical devices can be produced with little effort, as compared to conventional transfer techniques. GaN devices, e.g. high-voltage HEMTs, can be integrated into CMOS structures. Thus, first devices can be transferred from the first carrier substrate to the second carrier substrate (via transfer printing).
[0068] Due to the examples of the invention, a transfer printing process can be made considerably more efficient and less expensive. In addition, in contrast to a monolithic integration, also processes producing critical dimensions of less than 0.6 m can be used with integrated GaN devices.
[0069] Conversely, also CMOS devices 12 can be lifted off, transferred and printed on the second carrier substrate. Also in this case, first devices are transferred from the first carrier substrate to the second carrier substrate (via transfer printing).
[0070] Particularly preferably, GaN devices are transferred and printed on or in CMOS circuits via micro-transfer printing. Likewise, CMOS circuits or elements thereof can be printed on or between GaN devices.