Generator of phase-modulated UWB pulses
09871556 · 2018-01-16
Assignee
Inventors
- Gilles Masson (Renage, FR)
- Frédéric Hameau (Saint-Nizier du Moucherotte, FR)
- Laurent Ouvry (Grenoble, FR)
Cpc classification
H03B5/06
ELECTRICITY
H03B5/1215
ELECTRICITY
H03B5/1243
ELECTRICITY
H03B5/1228
ELECTRICITY
International classification
H04B1/00
ELECTRICITY
H04L25/03
ELECTRICITY
Abstract
An ultra-wideband pulse generator for radio communication with phase modulation at frequencies of multiple gigahertz comprises an oscillator formed by a pair of intersecting differential branches that have two outputs connected to an LC resonant load. The transmission of a UWB pulse is caused by the application of a supply current to the differential pair over a few nanoseconds. Two current-injecting branches are respectively connected to the outputs S and S. The control of phase modulation consists in applying an injection current to a single branch to unbalance the differential pair at the start of the generation of the UWB pulse. Depending on the side from which the injection current is applied, the oscillation at the carrier frequency will initiate with one phase or an opposite phase.
Claims
1. An Ultra-Wide Band (UWB) pulse generator comprising: an oscillator formed by a pair of intersecting differential branches that have two outputs connected to an Inductance-Capacitance (LC) resonant load, the differential branches being supplied with power by a common current that is controlled by a current-switching circuit allowing a current to pass through only for a duration that is equal to a duration of a pulse to be transmitted; two current-injecting branches that are respectively connected to the two outputs; and a phase control circuit that imposes a different injection of direct current into the two outputs; wherein said phase control circuit is configured so as to impose said injection of direct current before a start and at least for a first part of the pulse duration.
2. The UWB pulse generator of claim 1, wherein the injection of current into the two outputs is zero after an end of the first part of the pulse duration.
3. The UWB pulse generator of claim 1, wherein the two injecting branches comprise an injection current source that is common to both branches and a respective phase selection transistor in each branch between the output of a differential branch and the injection current source.
4. The UWB pulse generator of claim 3, wherein the phase control circuit receives a timing signal that defines instants corresponding to the start and an end of the injection of current, with a period that is a transmission period of UWB pulses, and a phase selection signal, and the phase control circuit provides control signals to the transistors of the injecting branches in order to turn one or the other of these transistors on for the first part of the duration of the pulse and to simultaneously block them after an end of this first part.
5. The UWB pulse generator of claim 1, wherein the current-switching circuit is a circuit comprising multiple current sources and associated switches and is arranged in order to successively set up multiple different current values from the start of the pulse and up to the end so as to give a chosen profile to an amplitude envelope of a signal that is present at the outputs of the differential pair for the duration of the pulse.
6. The UWB pulse generator of claim 1, wherein the LC resonant load comprises a primary of a transformer whose secondary is connected, potentially via a filter, to a transmission antenna.
7. The UWB pulse generator of claim 1, wherein the LC resonant load comprises a capacitor whose value is electronically controllable, according to a desired carrier frequency for the UWB pulse to be transmitted.
8. An Ultra-Wide Band (UWB) pulse generator comprising: an oscillator formed by a pair of intersecting differential branches that have two outputs connected to an Inductance-Capacitance (LC) resonant load, the differential branches being supplied with power by a common current that is controlled by a current-switching circuit allowing a current to pass through only for a duration that is equal to a duration of a pulse to be transmitted; two current-injecting branches that are respectively connected to the two outputs; and a phase control circuit that imposes a different injection of direct current into the two outputs; wherein said phase control circuit is configured so as to impose said injection of direct current before a start and at least for a first part of the pulse duration; and wherein the injection of current into the two outputs is zero after an end of the first part of the pulse duration.
9. An Ultra-Wide Band (UWB) pulse generator comprising: an oscillator formed by a pair of intersecting differential branches that have two outputs connected to an Inductance-Capacitance (LC) resonant load, the differential branches being supplied with power by a common current that is controlled by a current-switching circuit allowing a current to pass through only for a duration that is equal to a duration of a pulse to be transmitted; two current-injecting branches that are respectively connected to the two outputs; and a phase control circuit that imposes a different injection of direct current into the two outputs; wherein said phase control circuit is configured so as to impose said injection of direct current before a start and at least for a first part of the pulse duration; and wherein the current-switching circuit is a circuit comprising multiple current sources and associated switches and is arranged in order to successively set up multiple different current values from the start of the pulse and up to the end so as to give a chosen profile to an amplitude envelope of a signal that is present at the outputs of the differential pair for the duration of the pulse.
10. An Ultra-Wide Band (UWB) pulse generator comprising: an oscillator formed by a pair of intersecting differential branches that have two outputs connected to an Inductance-Capacitance (LC) resonant load, the differential branches being supplied with power by a common current that is controlled by a current-switching circuit allowing a current to pass through only for a duration that is equal to a duration of a pulse to be transmitted; two current-injecting branches that are respectively connected to the two outputs; and a phase control circuit that imposes a different injection of direct current into the two outputs; wherein said phase control circuit is configured so as to impose said injection of direct current before a start and at least for a first part of the pulse duration; wherein the two injecting branches comprise an injection current source that is common to both branches and a respective phase selection transistor in each branch between the output of a differential branch and the injection current source.
11. The UWB pulse generator of claim 10, wherein the phase control circuit receives a timing signal that defines instants corresponding to the start and an end of the injection of current, with a period that is a transmission period of UWB pulses, and a phase selection signal, and the phase control circuit provides control signals to the transistors of the injecting branches in order to turn one or the other of these transistors on for the first part of the duration of the pulse and to simultaneously block them after an end of this first part.
Description
BRIEF DESCRIPTION OF THE DRAWINGS
(1) Other characteristics and advantages of the invention will become apparent upon reading the detailed description which follows, given with reference to the appended drawings in which:
(2)
(3)
(4)
(5)
(6)
(7)
DETAILED DESCRIPTION
(8) The UWB pulse generator of
(9) The differential branches each comprise a transistor, T1 for the first branch, T1 for the second branch. A load is inserted between the drain of the transistor and the supply voltage source Vdd. This load is an LC circuit resonating at the carrier frequency F.sub.0 of the UWB pulse to be transmitted. In the example shown, the load is shared between the branches; it comprises an inductor L.sub.r and a capacitor C.sub.r in parallel, as well as a damping resistor R.sub.r that may be the intrinsic internal resistance of the inductor. These elements in parallel are connected between the output S of the first branch and the output S of the second branch. The outputs S and S may be made at the drains of the respective transistors T1 and T1 of the first and the second branch.
(10) The supply voltage source is preferably connected, as is the case in
(11) The UWB pulse is generated between the outputs S and S. These outputs are therefore connected to a load that makes use of the UWB pulse. If the aim is to transmit the pulse using an antenna, then the outputs are connected to a transmission circuit that is itself connected to the antenna.
(12) In the example shown, the transmission circuit comprises:
(13) a transformer TR whose primary winding is connected between the outputs S and S;
(14) and an impedance-matching circuit that is connected on one side to the secondary of the transformer, and on the other side to two external connection pads P.sub.L and P.sub.L for the integrated circuit in which the pulse generator is implemented.
(15) The impedance-matching circuit may comprise two (in principle identical) inductors Lm and Lm and two (in principle identical) capacitors Cm and Cm; the values of these impedances take into account the intrinsic impedances of the external connection pads and connections connected to these pads. The intrinsic impedances of the pads and connections have been represented in the form of (in principle identical) inductors L.sub.PAD and L.sub.PAD and (in principle identical) capacitors C.sub.PAD, C.sub.PAD. The set of inductors L.sub.m, L.sub.m, L.sub.PAD, L.sub.PAD, C.sub.m, C.sub.m, C.sub.PAD, C.sub.PAD forms the matching circuit between the transformer and the output of the integrated circuit.
(16) The loading inductor L.sub.r of the resonant circuit does not have to be present if the inductance on the side of the primary of the transformer has a value that is sufficient to fulfill the role of the inductor L.sub.r in the LC resonant circuit. Of course, provision must then be made for the continuous voltage supply source Vdd to be connected to a center tap on the primary of the transformer in order to be able to supply the voltage Vdd symmetrically to both differential branches.
(17) The UWB pulses are transmitted in a time slot of duration T, during which the common current source of value Ip is turned on. They stop when the current stops. A switching circuit CCOM, comprising at least one current source in order to set up the value Ip and a switch for turning the current source on or off, is placed in series between the junction point of the differential branches (i.e. the transmitters together with the transistors T1 and T1) and a ground at a reference potential of 0. The switching circuit is controlled by the general sequencer SEQ.
(18) The circuit oscillates at the resonant frequency F.sub.0 of the load of the differential pair when a current Ip is applied to this differential pair, hence for the duration T.
(19) The pulses may be periodically transmitted with a period Tp. The durations T and Tp are defined by the sequencer based on the clock H.
(20) A phase-forcing circuit is provided in order to impose an initiation phase on the oscillation of the differential pair, hence a phase of the carrier frequency of the UWB pulse. This circuit comprises two current-injecting branches, of which one is connected to the output S and the other to the output S, and a phase control circuit PHC for controlling these branches according to a desired phase out of two possible opposite phases that will arbitrarily be denoted by 0 phase and 180 phase.
(21) The group of two injecting branches comprises an injection current source common to both branches that are connected at their base; the injecting branches each comprise a respective phase selection transistor T2, T2; the injection current source draws a current Id from the two injecting branches that are connected at their base by the emitters of these two transistors. The transistors T2 and T2 are not on at the same time, so that the current Id is injected either into the output S or into the output S depending on whether the transistor T2 or the transistor T2 has been turned on. The transistors T2 and T2 may be simultaneously blocked when no current is to be injected into either the output S or the output S. The injected current (Id) flows into the inductor of the LC resonant circuit.
(22) According to the desired phase upon initiation of the UWB pulse, the transistor T2 or the transistor T2 is turned on from the start of the duration T or even a bit before the start of the duration T; then this transistor remains on for a first part of the duration T, and finally it may be blocked once again for the rest of the duration T and after the end of the duration T. The current Id of the injection source is much smaller than the value of the current Ip that generates the UWB pulse. In order to minimize consumption, provision is made for the current Id to be preferably at least 20 times smaller than the value of Ip or than the value of the maximum of Ip if Ip varies over the course of the UWB pulse. This value is sufficient to initially create a controlled imbalance of the differential pair T1, T1. If the current Id is very small, provision may even be made for it to remain present throughout the duration of the pulse and beyond. If it is larger, it is preferable to interrupt it for a second part of the pulse duration that is subsequent to the first part.
(23) If it is the transistor T2 that is on for the first part of the duration T, it is the transistor T1 that tends to conduct initially upon initiation of the oscillation. If, on the other hand, it is the transistor T2 that is on for the first part of the duration T, it is the transistor T1, rather than the transistor T1, that tends to conduct initially upon initiation of the oscillation. The initiation phase will therefore be inverted depending on the side from which a current (Id) is injected. This initial phase is subsequently maintained throughout the UWB pulse, even if there are no more injections of current after the start of the pulse.
(24) The phase control circuit PHC therefore initially sets up a control signal for turning the transistor on ST2 at the gate of the transistor T2 or a control signal ST2 at the gate of the transistor T2 depending on the desired phase.
(25) The control signal ST2 and the control signal ST2 begin at the start or just before the start of the duration T, from which point a current Ip is set up. It extends from the start of the duration T up to an intermediate instant between the start and the end of the duration T. These signals ST2 and ST2 are set up on the basis of a periodic timing signal CLK_PH that is issued by the sequencer SEQ. The signal CLK_PH is a logic signal that defines, in each period, the start and the end of the application of an injection current; this signal is applied to two AND gates of which one receives a logic signal PH for selecting the phase and the other the inverse PH_B of this signal PH via an inverter. The outputs of the AND gates provide the signals ST2 and ST2 that are applied to the gates of the transistors T2 and T2.
(26) The phase control circuit therefore comprises only a very small number of components and the timing precision of phase control is therefore very high: the timing error that may be established between the two opposite phases is due only to the disparity in transit time that may exist in this circuit as a result of the two AND gates. It may be assumed that this disparity remains below one picosecond. If operating at 8 GHz, namely with a carrier with a period of 62.5 picoseconds, the timing error remains negligible, while a greater timing disparity would have negative consequences on the spectrum of the pulse; it is therefore an advantage of this architecture that almost all disparities are eliminated.
(27) The timing diagram of
(28) a signal CLK, representing the transmission periodicity of the UWB pulses; CLK is shown in the form of periodic slots of duration T and of period Tp, corresponding to the desired rate of transmission of the UWB pulses;
(29) a timing signal CLK_PH of the same period Tp and whose duration T.sub.INI defines the duration for which the signals ST2 or ST2 must be applied during the initialization of the oscillation; the duration T.sub.INI is preferably, but not necessarily, shorter or even much shorter than the duration T of the UWB pulses; it starts before the instant corresponding to the transmission of the UWB pulse, i.e. before the application of a supply current Ip to the differential pair;
(30) a phase selection signal PH: here, in the example shown in
(31) a signal ST2 that is generated by one of the AND gates for only one of the phases;
(32) a signal ST2 that is generated by the other AND gate for the other phase;
(33) a current Ip that is applied to the differential pair (in the case of a current Ip set up in a single increment) for a duration T and with a period Tp;
(34) a UWB pulse with a phase that alternates in agreement with the alternating phase control PH.
(35) Given that controlling the spectrum of the UWB pulse is important for maintaining this spectrum within the template imposed by the template specification, provision is preferably made for the amplitude of the current Ip not to be constant for the duration T, but to be set up according to successive increments between the zero value and a maximum value and subsequently reduced by successive increments between the maximum value and the zero value. For this purpose, provision is made for the current-switching circuit CCOM to comprise multiple current sources in parallel, and switches that are actuated according to a very precise sequence within the duration T, in order to successively turn on a current that incrementally increases and then incrementally decreases.
(36) An exemplary current-switching sequence with four values is given in
(37) The various currents may be generated by current sources with different Ip1, Ip.sub.MAX, Ip3 values, and/or by placing multiple current sources in parallel whose sums allow the desired values to be obtained.
(38) In comparison to the architectures of the prior art, three advantages may be noted that allow the phase error that would be caused by the technological mismatches to be reduced:
(39) the current that is injected in order to create the imbalance that imposes the phase is exactly identical for the two opposite phases: it is the current Id that is shunted from one side or the other but which does not change in value;
(40) the current for controlling the initiation phase may be very small, 10 microamps for example, as it is independent of the main current Ip that generates the oscillation; the phase selection transistors T2 and T2 are then of small size, thereby leading to a low impact from their possible mismatching;
(41) the control edge for choosing the phase is identical for both phases; it is derived from the rising edge of the signal CLK_PH; the selection of the injecting branch is implemented symmetrically in both AND gates before the transit of this control edge; consequently, the only technological mismatch remaining is the mismatch in the time it takes for the edge to cross the AND gates, this may be estimated to be 2% of the crossing time, namely 0.8 picoseconds for a crossing time of 40 picoseconds, which is low, for example, in relation to a specification that tolerates a matching error of 5% with respect to the period of the carrier frequency (8 GHz).