METHOD FOR MANUFACTURING SEMICONDUCTOR DEVICE AND SEMICONDUCTOR DEVICE
20230089483 · 2023-03-23
Inventors
Cpc classification
H01L24/10
ELECTRICITY
H01L2224/11618
ELECTRICITY
H01L2224/13019
ELECTRICITY
H01L2224/11515
ELECTRICITY
International classification
Abstract
A method for manufacturing a semiconductor device includes providing a semiconductor element having an electrode terminal, forming a resist on the semiconductor element, the resist having a first surface facing the electrode terminal and a second surface opposite to the first surface, providing an imprint mold having a third surface and a protrusion protruding from the third surface, forming an opening in the resist by disposing the imprint mold on the second surface of the resist and inserting the protrusion into the resist, the third surface of the imprint mold facing the second surface of the resist, the protrusion being aligned with the electrode terminal, curing the resist by applying energy to the resist, widening the opening in a radial direction of the opening by causing the resist to react with a developer, and forming a bump by filling the opening with metal, in which the forming of the opening in the resist is performed in a state where a gap is provided between the second surface of the resist and the third surface of the imprint mold.
Claims
1. A method for manufacturing a semiconductor device, the method comprising: providing a semiconductor element having an electrode terminal; forming a resist on the semiconductor element, the resist having a first surface facing the electrode terminal and a second surface opposite to the first surface; providing an imprint mold having a third surface and a protrusion protruding from the third surface; forming an opening in the resist by disposing the imprint mold on the second surface of the resist and inserting the protrusion into the resist, the third surface of the imprint mold facing the second surface of the resist, the protrusion being aligned with the electrode terminal; curing the resist by applying energy to the resist; widening the opening in a radial direction of the opening by causing the resist to react with a developer; forming a bump by filling the opening with metal; and peeling off the resist from the electrode terminal, wherein the forming of the opening in the resist is performed in a state where a gap is provided between the second surface of the resist and the third surface of the imprint mold.
2. The method for manufacturing a semiconductor device according to claim 1, wherein, in the forming of the opening in the resist, a raised portion of the resist is formed along an opening peripheral edge of the opening.
3. The method for manufacturing a semiconductor device according to claim 1, wherein, in the widening of the opening, the opening is formed in a reverse tapered shape in which an opening width of the opening is widened toward the electrode terminal.
4. The method for manufacturing a semiconductor device according to claim 2, wherein, in the forming of the bump, the metal is filled up to the raised portion.
5. The method for manufacturing a semiconductor device according to claim 1, further comprising forming a seed layer that covers a surface of the electrode terminal before the forming of the resist, wherein, in the forming of the resist, the resist is formed on the seed layer.
6. The method for manufacturing a semiconductor device according to claim 1, wherein the forming of the opening in the resist is performed by a step-and-repeat method.
7. The method for manufacturing a semiconductor device according to claim 1, wherein, in the curing of the resist, the energy is applied to the resist via the imprint mold.
8. The method for manufacturing a semiconductor device according to claim 7, wherein the energy is applied to the resist by irradiation of the imprint mold with ultraviolet light, and a light transmittance of the imprint mold is lower than a light transmittance of the resist.
9. A semiconductor device comprising: a semiconductor element having an electrode terminal; and a bump that is formed on the electrode terminal, and has a base end, a distal end opposite to the base end, and an intermediate portion between the base end and the distal end, wherein the bump has a tapered portion that is positioned between the base end and the intermediate portion and is narrowed from the base end toward the intermediate portion, and a reverse tapered portion that is positioned between the intermediate portion and the distal end and is thickened from the intermediate portion toward the distal end, and the intermediate portion becomes a recessed portion.
Description
BRIEF DESCRIPTION OF THE DRAWINGS
[0011]
[0012]
[0013]
[0014]
[0015]
[0016]
[0017]
[0018]
[0019]
[0020]
[0021]
[0022]
[0023]
[0024]
[0025]
[0026]
DETAILED DESCRIPTIONS
[0027] In the method disclosed in PTL 1, the conical bump having the inclined surface can be formed on the surface of the electrode terminal. However, when the semiconductor element in which the bump is formed is flip-chip mounted on the substrate, since a pressure at the time of flip-chip mounting is applied to the mounting substrate via the bump, stress is applied to a device or the like formed on the mounting substrate, and as a result, there is a problem that reliability or the like of the device is impaired.
[0028] The present disclosure has been made in view of the above problem, and a main object of the present disclosure is to provide a method for manufacturing a semiconductor device and a semiconductor device capable of alleviating stress applied to a mounting substrate side when a semiconductor element including an electrode terminal is flip-chip mounted on the mounting substrate.
[0029] Hereinafter, an exemplary embodiment of the present disclosure will be described in detail with reference to the drawings. Note that the present disclosure is not limited to the following exemplary embodiment. Furthermore, modifications can be made as appropriate without departing from the scope within which the effects of the present disclosure are exhibited.
[0030]
[0031] First, semiconductor element 1 having a plurality of electrode terminals 2 is provided.
[0032] Next, a resist forming step illustrated in
[0033] In the resist forming step, seed layer 7 is formed so as to cover the entire upper surface. Seed layer 7 is a thin conductive layer and is used as an electrode in a metal filling process. When the metal filling process is an electroplating forming process, seed layer 7 is also used as an underlayer for forming electroplating. A material of seed layer 7 may be, for example, Ni, W, Cr, Cu, Co, Ti, or the like. A thickness of seed layer 7 may be, for example, 0.02 .Math.m to 2 .Math.m.
[0034] After seed layer 7 is formed, a resist 3 is formed on seed layer 7. Resist 3 may be, for example, a photosensitive type, a thermosetting type, or a photo-thermal combined type resist. A film of resist 3 is uniformly formed by using, for example, spin coating, bar coating, spraying, jet dispensing, or the like. Resist 3 has first surface 3c facing electrode terminal 2 and second surface 3d opposite to first surface 3c.
[0035] Imprint mold 5 is provided. Imprint mold 5 has inner surface (third surface) 5c and a plurality of protrusions 5a protruding from inner surface 5c. Imprint mold 5 is a transfer mold in which the plurality of protrusions 5a are provided at predetermined intervals so as to face the plurality of electrode terminals 2. A shape of protrusion 5a may be, for example, a circle, a quadrangle, or an octagon.
[0036] Next, a resist opening step illustrated in
[0037] Imprint mold 5 may be made of, for example, one of quartz, glass, and silicone resin, or may be formed by stacking a plurality of materials. For example, since warpage and undulation of semiconductor element 1 can be absorbed, a flexible silicone resin is suitably used for a surface of imprint mold 5.
[0038] Imprint mold 5 may be formed, for example, by preparing an original plate and then causing the material of imprint mold 5 to flow and curing the material. Here, the original plate to be prepared has a plurality of recesses having a dimension equal to an opening diameter of opening 3a at an interval equal to an interval between a plurality of opening 3a (see
[0039] Subsequently, as illustrated in
[0040] Furthermore, resist 3 pressed by protrusions 5a escapes into the gap between imprint mold 5 and resist 3, and forms raised portion 3b along an opening peripheral edge of opening 3a. Accordingly, resist 3 is prevented from flowing in a lateral direction. Accordingly, imprinting (resist opening step) can be performed by a step-and-repeat method without breaking a shape of resist 3 on adjacent semiconductor elements. As a result, patterning accuracy and alignment accuracy can be improved as compared with a batch method. Of course, the resist opening step may be performed by the batch method.
[0041] Subsequently, in a resist curing step illustrated in
[0042] Subsequently, as illustrated in
[0043] Note that, in the present exemplary embodiment, although energy 12 is applied to resist 3 via imprint mold 5 while protrusion 5a of imprint mold 5 is inserted into resist 3, before energy 12 is applied to resist 3, imprint mold 5 may be pulled up, and energy 12 may be directly applied to resist 3 in a state where opening 3a is formed (see
[0044] Subsequently, in a development step illustrated in
[0045] As described above, opening 3a is formed by imprint mold 5. As illustrated in
[0046] Subsequently, as illustrated in
[0047] Subsequently, in a metal filling step (plating step) illustrated in
[0048] Subsequently, in a resist peeling step illustrated in
[0049] Finally, in a seed layer removal step illustrated in
[0050] In the present exemplary embodiment, the shape of bump 8 can be controlled by controlling an energization treatment time in the metal filling step (plating step). Specifically, as illustrated in
[0051] Bump 8 illustrated in
Control of Degree of Crosslinking of Resist
[0052]
[0053] As illustrated in
[0054] As illustrated in
[0055] Subsequently, temperature T.sub.1 of imprint mold 5 illustrated in
[0056] On the other hand, when a mounting stage (not illustrated) on which semiconductor element 1 is mounted acts as a heat sink that releases heat, position B of resist 3 close to semiconductor element 1 continues to be constantly cooled via semiconductor element 1 having high thermal conductivity. As a result, temperature T.sub.A at position A of resist 3 when the temperature of imprint mold 5 increases is higher than temperature T.sub.B at position B of resist 3.
[0057] By the irradiation of ultraviolet light 12 and the temperature increase of imprint mold 5, a light reception amount and a heat amount in a thickness direction of resist 3 are distributed with a constant gradient. As a result, the degree of crosslinking of resist 3 is also distributed with a constant gradient.
[0058] Thereafter, as illustrated in
[0059] After imprint mold 5 is peeled off from resist 3, resist 3 is immersed in the developer. By doing this, a portion having a low degree of crosslinking at position B of resist 3 is dissolved in the developer faster than a portion having a high degree of crosslinking at position A. As a result, an opening having a reverse tapered shape in which an opening width is widened toward electrode terminal (2) is formed in developed resist 3.
[0060] Here, when the transmittance of imprint mold 5 is between 50% and 80% (inclusive), it is suitable for forming the opening is suitably formed into the reverse tapered shape. For example, when imprint mold 5 is made of, for example, a resin containing a dye component, the transmittance is suitably reduced. Furthermore, when a metal film is formed on the surface of imprint mold 5 by vapor deposition, sputtering, spray coating, or the like, the transmittance of imprint mold 5 is suitably reduced. By reducing the transmittance to 80% or less, it is possible to prevent scattering leaking via protrusions 5a at the time of light irradiation and promotion of the degree of crosslinking around the opening due to reflected light from electrode terminal 2, and it is possible to form a distribution of the degree of crosslinking in the thickness direction. On the other hand, when the transmittance of imprint mold 5 is less than 50%, since a photoreaction time becomes long, a difference in the degrees of crosslinking between position A and position B of resist 3 becomes small, and a taper angle of the opening of resist 3 can be set to be close to 90°.
[0061] Note that, in the steps illustrated in
[0062] Furthermore, after resist 3 is irradiated with ultraviolet light 12, a step of heating resist 3 may not be performed in order to provide a constant temperature gradient in the thickness direction of resist 3. In this case, the light reception amount of resist 3 in the thickness direction can have a constant gradient by adjusting an irradiation amount of ultraviolet light 12, and as a result, the degree of crosslinking of resist 3 can be distributed with a constant gradient.
Examples
[0063] Resist 3 was formed on the surface of semiconductor element 1 on which the plurality of electrode terminals 2 were formed. Propylene glycol monomethyl ether acetate (PGMEA) was used as resist 3. The opening was formed in resist 3 by inserting the plurality of protrusions 5a provided in imprint mold 5 into resist 3 immediately above electrode terminal 2. Polydimethylsiloxane (PDMS) was used for imprint mold 5, and a fluorine-based mold release film having a thickness of 1 .Math.m was formed on the inner surface of imprint mold 5. Here, a transmittance of PDMS at a wavelength of 365 nm is 80%.
[0064] Subsequently, after resist 3 was irradiated with ultraviolet rays having a wavelength of 365 nm, temperature T.sub.2 of semiconductor element 1 was set to 70° C., and temperature T.sub.1 of imprint mold 5 was increased to 120° C. Thereafter, when imprint mold 5 was peeled off from resist 3, opening 3a having an opening diameter of 3 .Math.m was formed in resist 3.
[0065] Subsequently, after resist 3 was subjected to a developing treatment, opening 3a was filled with copper by using a plating method. Thereafter, resist 3 was peeled off from a surface of electrode terminal 2. Accordingly, bump 8 having a shape having tapered portion 8a in which a width of a bottom portion was 6 .Math.m, reverse tapered portion 8b in which a width of a top portion was 4 .Math.m, and recessed portion 8c in which a minimum width of a recess between tapered portion 8a and reverse tapered portion 8b was 1 .Math.m was formed.
Resist Opening Step by Step-and-Repeat Method
[0066] A method of performing the resist opening step by the step-and-repeat method will be described with reference to
[0067] As illustrated in
[0068] Thereafter, as illustrated in
[0069] Furthermore, as illustrated in
[0070] According to one aspect of the present disclosure, it is possible to provide a method for manufacturing a semiconductor device and a semiconductor device capable of alleviating stress applied to a mounting substrate side when a semiconductor element including a plurality of electrode terminals is flip-chip mounted on the mounting substrate.