SEMICONDUCTOR DEVICE COMPRISING GATE STRUCTURE SIDEWALLS HAVING DIFFERENT ANGLES
20170373069 ยท 2017-12-28
Inventors
Cpc classification
H10B12/34
ELECTRICITY
H10D64/513
ELECTRICITY
H01L21/3085
ELECTRICITY
International classification
Abstract
The present disclosure provides a semiconductor device including a substrate, a first active region, a second active region, and a gate structure. The first active region and the second active region are disposed in the substrate. The gate structure includes a bottom, a first sidewall attached to the first active region, and a second sidewall attached to the second active region. The first sidewall and the bottom have a first point of intersection, and the first sidewall and a first horizontal line starting from the first point toward the substrate have a first included angle. The second sidewall and the bottom have a second point of intersection, and the second sidewall and a second horizontal line starting from the second point toward the substrate have a second included angle. The first included angle is different from the second included angle. A method for manufacturing a semiconductor device is provided herein.
Claims
1. A semiconductor device, comprising: at least one source electrode and at least one drain electrode, a depth of the at least one source electrode greater than a depth of the at least one drain electrode; and a gate structure directly contacting the at least one source electrode and the at least one drain electrode, the gate structure comprising: a first sidewall of the gate structure adjacent to the at least one source electrode and a second sidewall of the gate structure adjacent to the at least one drain electrode, the first sidewall, the second sidewall, and a bottom of the gate structure being linear, and an angle formed by an intersection between the first sidewall and the bottom of the gate structure differs from another angle formed by an intersection between the second sidewall and the bottom of the gate structure.
2. The semiconductor device of claim 1, wherein an electric field of the gate structure is asymmetric.
3. The semiconductor device of claim 1, further comprising an isolation structure adjacent to the at least one source electrode.
4. The semiconductor device of claim 1, further comprising an isolation structure adjacent to the at least one drain electrode.
5. The semiconductor device of claim 1, further comprising a dielectric material over the gate structure.
6. The semiconductor device of claim 1, wherein the gate structure comprises a first portion surrounded by a second portion.
7. The semiconductor device of claim 1, wherein the gate structure comprises a dual gate structure.
8. A semiconductor device, comprising: a source electrode and two drain electrodes, a depth of the source electrode greater than a depth of the two drain electrodes; and two gate stacks, each of the gate stacks between the source electrode and one of the drain electrodes, each of the two gate stacks comprising: a first sidewall of the gate stack adjacent to the source electrode and a second sidewall of the gate stack adjacent to the drain electrode, the first sidewall, the second sidewall, and a bottom of the gate stack being linear, and an angle formed by an intersection between the first sidewall and the bottom of the gate stack differs from another angle formed by an intersection between the second sidewall and the bottom of the gate stack.
9. The semiconductor device of claim 8, further comprising an isolation structure laterally adjacent to each of the two drain electrodes.
10. The semiconductor device of claim 8, further comprising a contact over the source electrode.
11. The semiconductor device of claim 8, further comprising a gate dielectric material between each of the two gate stacks and the source electrode and between each of the two gate stacks and the two drain electrodes.
12. The semiconductor device of claim 8, further comprising a dielectric material over each of the two gate stacks.
13. A semiconductor device, comprising: a source electrode and a drain electrode, a depth of the source electrode greater than a depth of the drain electrode; a dielectric material between the source electrode and the drain electrode; and a gate structure below the dielectric material and between the source electrode and the drain electrode, the gate structure comprising: linear sidewalls of the gate structure adjacent to the source electrode and to the drain electrode, and a first angle formed by an intersection between a first linear sidewall and a bottom of the gate structure different from a second angle formed by an intersection between a second linear sidewall and the bottom of the gate structure.
14. The semiconductor device of claim 13, wherein the source electrode and the drain electrode are laterally adjacent to the dielectric material.
15. The semiconductor device of claim 13, further comprising a gate dielectric material separating the gate structure from the source electrode and from the drain electrode.
16. The semiconductor device of claim 15, wherein the gate dielectric material separates the dielectric material from the source electrode and from the drain electrode.
17. The semiconductor device of claim 13, wherein the first angle comprises the angle formed between the first linear sidewall and a horizontal line extending from the bottom of the gate structure.
18. The semiconductor device of claim 13, wherein the second angle comprises the angle formed between the second linear sidewall and a horizontal line extending from the bottom of the gate structure.
Description
BRIEF DESCRIPTION OF THE DRAWINGS
[0030] The disclosure could be more fully understood by reading the following detailed description of the embodiment, with reference made to the accompanying drawings as follows:
[0031]
[0032]
[0033]
[0034]
[0035]
[0036]
[0037]
DETAILED DESCRIPTION
[0038] Reference will now be made in detail to the present embodiments of the invention, examples of which are illustrated in the accompanying drawings. Wherever possible, the same reference numbers are used in the drawings and the description to refer to the same or like parts.
[0039] The following embodiments are disclosed with accompanying diagrams for detailed description. For illustration clarity, many details of practice are explained in the following descriptions. However, it should be understood that these details of practice do not intend to limit the present invention. That is, these details of practice are not necessary in parts of embodiments of the present invention. Furthermore, for simplifying the drawings, some of the conventional structures and elements are shown with schematic illustrations.
[0040]
[0041] The gate structure 120 has a bottom 122, a first sidewall 124 and a second sidewall 126. The bottom 122 and the first sidewall 124 have a first point of intersection. The first sidewall and a first horizontal line starting from the first point toward the substrate 110 have a first angle (1). The bottom 122 and the second sidewall 126 have a second point of intersection. The second sidewall 126 and a second horizontal line starting from the second point toward the substrate 110 have a second angle (2). It is worthy to note that, the first angle (1) is equal to the second angle (2). However, as the size of the semiconductor device is reduced, the word line (WL) to word line disturbance in the semiconductor device is generated. An operation fail of the semiconductor device is therefore induced due to the WL to WL disturbance. Therefore, improved semiconductor structure and manufacturing method thereof are necessary to solve the problems met in the art.
[0042] Referring to
[0043] In various embodiments of the present disclosure, a memory cell includes the first active region 220, the gate structures 240, and the second active region 230. In various embodiments of the present disclosure, the semiconductor device 200a further includes a plurality of isolation structures 250, and the memory cell disposed between adjacent two of the isolation structures 250.
[0044] The gate structure 240 includes a bottom 242, a first sidewall 244 and a second sidewall 246. The first sidewall 244 is attached to the first active region 220, and the first sidewall 244 and the bottom 242 have a first point of intersection. The first sidewall 244 and a first horizontal line starting from the first point toward the substrate 210 have a first included angle (3). The second sidewall 246 is attached to the second active region 230, and the second sidewall 246 and the bottom 242 have a second point of intersection. The second sidewall 246 and a second horizontal line starting from the second point toward the substrate 210 have a second included angle (4). The first included angle (3) is different from the second included angle (4).
[0045] In various embodiments of the present disclosure, a depth of the first active region 220 is greater than a depth of the second active region 230, so that an electric field of the gate structure 240 between the first active region 220 and the second active region 230 is asymmetric. In this case, the gate structure 240 in accordance with the present disclosure is designed to be asymmetric. In other words, the first included angle (3) is different from the second included angle (4). In various embodiments of the present disclosure, the first included angle (3) is less than the second included angle (4).
[0046] Referring to
[0047]
[0048] Each of the gate stacks includes a bottom 322, a first sidewall 324 and a second sidewall 326. The first sidewalls 324 of the gate stacks face to each other. The first sidewall 324 and the bottom 322 have a first point of intersection. The first sidewall 324 and a first horizontal line starting from the first point toward the substrate 310 have a first included angle (5). The second sidewall 326 and the bottom 322 have a second point of intersection. The second sidewall 326 and a second horizontal line starting from the second point toward the substrate 310 have a second included angle (6). The first included angle (5) is less than the second included angle (6). In various embodiments of the present disclosure, the first included angle (5) is 0.5 to 10 degrees less than the second included angle (6).
[0049] Different from the conventional semiconductor device 100, the distance between the bottoms of two adjacent gate stacks is constant while the size of the semiconductor device 300 is reduced, such that the word line (WL) to word line disturbance in the semiconductor device 300 may be not induced. Therefore, the performance of the semiconductor device 300 in a smaller size may be significantly increased.
[0050] In
[0051] In
[0052]
[0053]
[0054] In
[0055] Referring to
[0056] In
[0057] Referring to
[0058] Referring to
[0059] As the thickness of the first etching layer 522 is greater than the thickness of the second etching layer 524, the plasma in the dry etching process may be blocked by the first etching layer 522, but not blocked by the second etching layer 524. Therefore, after the dry etching process, the trenches 526 are formed to be a plurality of tilt recessed gate trenches 540 in the substrate 510.
[0060] In detail, a first sidewall 544 of the recessed gate trench 540 is formed to be attached to the second etching layer 524, and the first sidewall 544 and a bottom 542 of the recessed gate trench 540 form a first point of intersection. The first sidewall 544 and a first horizontal line starting from the first point toward the substrate 510 have a first included angle (5). Similarly, a second sidewall 546 of the recessed gate trench 540 is formed to be attached to the first etching layer 522, and the second sidewall 546 and the bottom 542 form a second point of intersection. The second sidewall 546 and a second horizontal line starting from the second point toward the substrate 510 have a second included angle (6). The first included angle (5) is formed less than the second included angle (6).
[0061] In various embodiments of the present disclosure, a gate structure 320 as shown in
[0062] In various embodiments of the present disclosure, forming the gate structure 320 as shown in
[0063] Although the present invention has been described in considerable detail with reference to certain embodiments thereof, other embodiments are possible. Therefore, the spirit and scope of the appended claims should not be limited to the description of the embodiments contained herein.
[0064] It will be apparent to those skilled in the art that various modifications and variations can be made to the structure of the present invention without departing from the scope or spirit of the invention. In view of the foregoing, it is intended that the present invention cover modifications and variations of this invention provided they fall within the scope of the appended claims.