Imaging device having a light shielding structure
09837456 ยท 2017-12-05
Assignee
Inventors
Cpc classification
H04N25/778
ELECTRICITY
H04N25/702
ELECTRICITY
H04N23/67
ELECTRICITY
H04N25/703
ELECTRICITY
H10F39/8023
ELECTRICITY
H04N25/771
ELECTRICITY
H04N25/75
ELECTRICITY
International classification
Abstract
A solid-state imaging device includes a plurality of pixels each of which includes a photoelectric conversion unit that generates charges by photoelectrically converting light, and a transistor that reads a pixel signal of a level corresponding to the charges generated in the photoelectric conversion unit. A phase difference pixel which is at least a part of the plurality of pixels is configured in such a manner that the photoelectric conversion unit is divided into a plurality of photoelectric conversion units and an insulated light shielding film is embedded in a region for separating the plurality of photoelectric conversion units, which are divided, from each other.
Claims
1. An imaging device comprising: a pixel array unit including a first pixel and a second pixel; and a column processing unit, wherein each of the first pixel and the second pixel includes: a microlens; a floating diffusion region; and a photoelectric conversion region configured to receive light through the microlens and coupled to the floating diffusion region, wherein a light incident surface of the photoelectric conversion region of the first pixel is divided into four parts by a light shielding structure formed in a trench and including a first portion extending between first and second opposite sides of the first pixel and a second portion extending between third and fourth opposite sides of the first pixel, and wherein the first and second portions are perpendicular to each other in plan view.
2. The imaging device according to claim 1, wherein a light incident surface of the photoelectric conversion region of the second pixel is not divided into four parts by a light shielding structure.
3. The imaging device according to claim 1, wherein sizes of the divided four parts are set unevenly.
4. The imaging device according to claim 1, wherein the first pixel is closer to a center of the pixel array unit than the second pixel is, wherein a part of the light shielding structure of the first pixel is arranged at a first distance from a center of the first pixel, wherein a part of the light shielding structure of the second pixel is arranged at a second distance from a center of the second pixel, and wherein the second distance is larger than the first distance.
5. The imaging device according to claim 1, wherein the light shielding structure includes a metal material.
6. The imaging device according to claim 1, wherein the first pixel includes four photodiodes, and wherein the light shielding structure separates the four photodiodes of the first pixel from each other.
7. An imaging device comprising: a pixel array unit including a first pixel and a second pixel; and a column processing unit, wherein each of the first pixel and the second pixel includes: a microlens; a floating diffusion region; and a photoelectric conversion region configured to receive light through the microlens and coupled to the floating diffusion region, wherein a light incident surface of the photoelectric conversion region of the first pixel is divided into four parts by a light shielding structure formed in a trench having a cross shape in a plan view.
8. The imaging device according to claim 7, wherein a light incident surface of the photoelectric conversion region of the second pixel is not divided into four parts by a trench.
9. The imaging device according to claim 7, wherein sizes of the divided four parts are set unevenly.
10. The imaging device according to claim 7, wherein the first pixel is closer to a center of the pixel array unit than the second pixel is, wherein a part of the trench of the first pixel is arranged at a first distance from a center of the first pixel, wherein a part of the trench of the second pixel is arranged at a second distance from a center of the second pixel, and wherein the second distance is larger than the first distance.
11. The imaging device according to claim 7, wherein a metal material is disposed in the trench.
12. The imaging device according to claim 7, wherein the first pixel includes four photodiodes, and wherein the light shielding structure separates the four photodiodes of the first pixel from each other.
13. An imaging device comprising: a pixel array unit including a first pixel and a second pixel; and a column processing unit, wherein each of the first pixel and the second pixel includes: a microlens; a floating diffusion region; and a photoelectric conversion region configured to receive light through the microlens and coupled to the floating diffusion region, wherein a light incident surface of the photoelectric conversion region of the first pixel is divided into four parts by a light shielding structure formed in a trench having a square with cross in the center shape.
14. The imaging device according to claim 13, wherein a light incident surface of the photoelectric conversion region of the second pixel is not divided into four parts by a trench.
15. The imaging device according to claim 13, wherein sizes of the divided four parts are set unevenly.
16. The imaging device according to claim 13, wherein the first pixel is closer to a center of the pixel array unit than the second pixel is, wherein a part of the trench of the first pixel is arranged at a first distance from a center of the first pixel, wherein a part of a trench of the second pixel is arranged at a second distance from a center of the second pixel, and wherein the second distance is larger than the first distance.
17. The imaging device according to claim 13, wherein a metal material is disposed in the trench.
18. The imaging device according to claim 13, wherein the first pixel includes four photodiodes, and wherein the light shielding structure separates the four photodiodes of the first pixel from each other.
Description
BRIEF DESCRIPTION OF THE DRAWINGS
(1)
(2)
(3)
(4)
(5)
(6)
(7)
(8)
(9)
(10)
(11)
(12)
(13)
(14)
DETAILED DESCRIPTION OF EMBODIMENTS
(15) Hereinafter, specific embodiments in which the present technology is applied will be described in detail with reference to drawings.
(16)
(17) As illustrated in
(18) The pixel array unit 12 includes a plurality of pixels 21 which are arranged in an array shape, is connected to the vertical driving unit 13 through a plurality of horizontal signal lines 22 corresponding to the number of rows of the pixel 21 and is connected to the column processing unit 14 through a plurality of vertical signal lines 23 corresponding to the number of columns of the pixel 21. In other words, the plurality of pixels 21 included in the pixel array unit 12 are respectively disposed at points in which the horizontal signal lines 22 and the vertical signal lines 23 intersect.
(19) The vertical driving unit 13 sequentially supplies drive signals for driving (transferring, selecting, resetting, or the like) the respective pixels 21 to the respective rows of the plurality of pixels 21 included in the pixel array unit 12 through the horizontal signal line 22.
(20) The column processing unit 14 extracts the signal levels of the pixel signals by performing a Correlated Double Sampling (CDS) process on the pixel signals which are output from the respective pixels 21 and acquires pixel data corresponding to the amount of received light of the pixels 21, through the vertical signal line 23.
(21) The horizontal driving unit 15 sequentially supplies the column processing unit 14 with drive signals for outputting the pixel data which is acquired from the respective pixels 21 from the column processing unit 14, for each column of the plurality of pixels 21 included in the pixel array unit 12.
(22) The pixel data is supplied from the column processing unit 14 to the output unit 16 at a timing corresponding to the drive signal of the horizontal driving unit 15, and the output unit 16 amplifies, for example, the pixel data and outputs the amplified pixel data to an image processing circuit in the subsequent stage.
(23) The driving control unit 17 controls the driving of each block in the solid-state imaging device 11. For example, the driving control unit 17 generates a clock signal according to the driving period of each block and supplies the clock signal to each block.
(24)
(25) As illustrated in
(26) The wiring layer 31 includes a plurality of layers of wirings 41 formed between interlayer insulating films 42, and three layers of wirings 41-1 to 41-3 are formed in the configuration example of
(27) The sensor layer 32 includes a fixed charge film 53 and an insulating film 54 which are laminated on a semiconductor substrate 52 having PD 51 formed therein.
(28) The PD 51 is formed by a PN junction, generates charges by photo-electrically converting the received light and to accumulate the generated charges. The semiconductor substrate 52 is a silicon substrate (P well) to which P-type impurities are injected. The fixed charge film 53 is a film that stores, for example, negative fixed charges, and suppresses the generation of a dark current at a boundary surface of the semiconductor substrate 52. In addition, an insulating film may be used instead of the fixed charge film 53. The insulating film 54 is a film having an insulating property and insulates the surface of the semiconductor substrate 52.
(29) Further, in the sensor layer 32, one PD 51b is formed in the imaging pixel 21b, whereas two PDs 51a.sub.1 and 51a.sub.2 are formed in the phase difference pixel 21a. Then, an engraved light shielding film 55 insulated from the semiconductor substrate 52 is formed between the PDs 51a.sub.1 and 51a.sub.2 of the phase difference pixel 21a, in the sensor layer 32, and a barrier metal 56 is formed between the engraved light shielding film 55 and the fixed charge film 53. In other words, as illustrated in
(30) The engraved light shielding film 55 is formed within a trench formed by engraving the semiconductor substrate 52. For example, the trench is formed in the semiconductor substrate 52 between the PDs 51a.sub.1 and 51a.sub.2, and the fixed charge film 53 and the barrier metal 56 are applied inside of the trench. Thereafter, the engraved light shielding film 55 is formed by embedding, for example, a metal having a light shielding property in the trench.
(31) The barrier metal 56 is a metal film which is formed for diffusion preventing or interaction preventing of a metal material forming the engraved light shielding film 55.
(32) The color filter layer 33 has a configuration in which filters 61 of predetermined colors, for example, the filters 61 of red, green and blue are arranged in a so-called Bayer array. In
(33) The on-chip lens layer 34 includes a microlens 62 that condenses light incident on the solid-state imaging device 11 to each pixel 21. In
(34) In this manner, the solid-state imaging device 11 is configured in such a manner that the PDs 51a.sub.1 and 51a.sub.2 of the phase difference pixel 21a are separated by the engraved light shielding film 55. Thus, in the solid-state imaging device 11, it is possible to prevent the light incident on one of the PDs 51a.sub.1 and 51a.sub.2 of the phase difference pixel 21a in an oblique direction from being mixed into the others of the PDs 51a.sub.1 and 51a.sub.2 (hereinafter, referred to as optical crosstalk) by the engraved light shielding film 55. In other words, as indicated by an arrow of a dotted line in
(35) Further, in the solid-state imaging device 11, it is possible to prevent the charges generated in one of the PDs 51a.sub.1 and 51a.sub.2 of the phase difference pixel 21a from being mixed into the others of the PDs 51a.sub.1 and 51a.sub.2 (hereinafter, referred to as electric crosstalk) by the engraved light shielding film 55.
(36) In this manner, in the solid-state imaging device 11, it is possible to prevent the electric crosstalk and the optical crosstalk between the PDs 51a.sub.1 and 51a.sub.2 of the phase difference pixel 21a, and to avoid the deterioration of the phase difference characteristic (characteristic of accuracy for detecting a phase difference).
(37) For example, in the solid-state imaging device of the related art, since device isolation for dividing PD is performed by forming a region having a deep P-type impurity concentration, the optical and electric isolation between the divided PDs are weak and the phase difference characteristic is deteriorated. For example, if a wider region having a deep P-type impurity concentration is formed in order to improve the optical and electric isolation of the divided PDs, the area of the PD is reduced. Therefore, it is difficult to obtain a phase difference signal of a high level, in contrast, the influence of noise increases, and thus the phase difference characteristic deteriorates.
(38) In contrast, in the solid-state imaging device 11, since the electric isolation and the optical isolation between the PDs 51a.sub.1 and 51a.sub.2 can be strengthened by the engraved light shielding film 55 as compared to the solid-state imaging device of the related art, it is possible to prevent the phase difference characteristic from being deteriorated. Thus, the solid-state imaging device 11 can achieve a better phase difference characteristic.
(39) Further, in the solid-state imaging device 11, the pixel signals which are output from the PDs 51a.sub.1 and 51a.sub.2 of the phase difference pixel 21a are added and thus the pixel signals can be used for forming an image. Thus, it is possible to prevent deterioration in an image quality and to obtain an image with higher image quality as compared to a case of complementing a pixel value of the phase difference pixel from the adjacent pixels by the one-sided light shielding method as described above.
(40)
(41) As illustrated in
(42) In the solid-state imaging device 11-1 configured in this manner, since the PDs 51a.sub.1-1 to 51a.sub.4-1 are separated from each other by the engraved light shielding film 55-1, it is possible to prevent the electric crosstalk and the optical crosstalk between the PDs 51a.sub.1-1 to 51a.sub.4-1. Accordingly, the solid-state imaging device 11-1 can achieve a better phase difference characteristic similar to that of the solid-state imaging device 11 of
(43)
(44) As illustrated in
(45) In the solid-state imaging device 11-2 configured in this manner, since the PDs 51a.sub.1-2 to 51a.sub.4-2 are separated from each other by the engraved light shielding film 55-2, it is possible to prevent the electric crosstalk and the optical crosstalk between the PDs 51a.sub.1-2 to 51a.sub.4-2. Further, in the solid-state imaging device 11-2, it is possible to prevent the electric crosstalk and the optical crosstalk between the PDs 51a.sub.1-2 to 51a.sub.4-2 and the PD 51b of the adjacent imaging pixel 21b by the engraved light shielding film 55-2. Accordingly, the solid-state imaging device 11-2 can achieve a better phase difference characteristic similar to that of the solid-state imaging device 11 of
(46) Further, in the phase difference pixel 21a-2, a white filter 61a is disposed corresponding to the phase difference pixel 21a-2 in the color filter layer 33. In this manner, it is possible to increase the received light amount of the PDs 51a.sub.1-2 to 51a.sub.4-2 and to improve the sensitivity of the pixel signals output by the PDs 51a.sub.1-2 to 51a.sub.4-2, by applying the white filter 61a to the phase difference pixel 21a-2. Thus, the solid-state imaging device 11-2 can achieve a better phase difference characteristic.
(47) Next, reading of the pixel signals from the phase difference pixel 21a-1 will be described with reference to
(48)
(49) As illustrated in
(50) Further, as illustrated in
(51) The PDs 51a.sub.1-1 to 51a.sub.4-1 are configured in such a manner that the anode electrodes are grounded and the cathode electrodes are respectively connected to the gate electrode of the amplifying transistor 72 through the transfer transistors 71.sub.1 to 71.sub.4.
(52) The transfer transistors 71.sub.1 to 71.sub.4 are respectively driven according to the transfer signals TG1 to TG4 which are supplied from the vertical driving unit 13 of
(53) The amplifying transistor 72 is an input portion of a source follower which is a reading circuit that reads signals obtained by the photoelectric conversion in the PDs 51a.sub.1-1 to 51a.sub.4-1, and outputs pixel signals of a level corresponding to the charges accumulated in the FD unit 73 to the vertical signal line 23. In other words, the amplifying transistor 72 constitutes the source follower with the current source 24 connected to one end of the vertical signal line 23 by the drain electrode of the amplifying transistor 72 being connected to the power supply voltage VDD and the source electrode thereof being connected to the vertical signal line 23 through the selection transistor 74.
(54) The FD unit 73 is a floating diffusion region having a capacitance C1 provided between the transfer transistors 71.sub.1 to 71.sub.4 and the amplifying transistor 72, and temporarily accumulates charges that are transferred from the PDs 51a.sub.1-1 to 51a.sub.4-1 through the transfer transistors 71.sub.1 to 71.sub.4. The FD unit 73 is a charge detection unit that converts charges into a voltage, and the charges accumulated in the FD unit 73 are converted into a voltage in the amplifying transistor 72.
(55) The selection transistor 74 is driven according to a selection signal SEL supplied from the vertical driving unit 13 of
(56) The reset transistor 75 is driven according to a reset signal RST supplied from the vertical driving unit 13 of FIG. 1. For example, when the reset signal RST supplied to the gate electrode is at a high level, the reset transistor 75 is turned ON, and the charges accumulated in the FD unit 73 are discharged into the power supply voltage VDD to reset the FD unit 73.
(57) The phase difference pixel 21a-1 configured in this manner can independently read charges from the PDs 51a.sub.1-1 to 51a.sub.4-1 and output pixel signals of levels corresponding to respective charges. Then, for example, in the phase difference pixel 21a-1, a phase difference in an oblique direction is detected based on the pixel signals corresponding to charges which are independently read from a pair of PDs 51a disposed in the oblique direction.
(58) In
(59) Further, in the phase difference pixel 21a-1, it is possible to detect a phase difference in a vertical direction and a horizontal direction.
(60) In
(61) Further, in the phase difference pixel 21a-1, any one of the PDs 51a.sub.1-1 to 51a.sub.4-1, for example, as illustrated in
(62) Further, as illustrated in
(63) However, in the phase difference pixel 21a-1, a gain when the amplifying transistor 72 amplifies the charges accumulated in the FD unit 73 depends on the capacitance of the FD unit 73.
(64) Therefore, for example, when the capacitance of the FD unit 73 is set in order to obtain a suitable gain for the charge amount at a time of transferring charges of any one of the PDs 51a.sub.1-1 to 51a.sub.4-1 (hereinafter, appropriately, referred to as a time of reading one pixel), there is a concern that when all charges of the PDs 51a.sub.1-1 to 51a.sub.4-1 are simultaneously transferred to the FD unit 73 (hereinafter, appropriately, referred to as a time of adding all pixels to the FD), the charge amount exceeds the capacitance of the FD unit 73. Thus, the phase difference pixel 21a-1 is configured to be capable of switching the capacitance of the FD between at the time of reading one pixel and at the time of adding all pixels to the FD, and thus it is possible to prevent the charges from exceeding the capacitance of the FD unit 73.
(65) In other words,
(66) As illustrated in
(67) The switching transistor 76 is disposed to be connected to the FD unit 73 and the reset transistor 75, and the FD unit 77 is provided in a connection portion between the switching transistor 76 and the reset transistor 75. The FD unit 77 is a floating diffusion region including a capacitance C2. Then, the switching transistor 76 is driven according to a switching signal FG supplied from the vertical driving unit 13 of
(68) Accordingly, at the time of reading one pixel, the switching transistor 76 is turned OFF, the charges respectively generated in the PDs 51a.sub.1-1 to 51a.sub.4-1 are accumulated in the capacitance C1 of the FD unit 73. Accordingly, it is possible to accumulate charges with a small capacitance and to convert the charges into a voltage with high conversion efficiency.
(69) Meanwhile, at the time of adding all pixels to the FD, the switching transistor 76 is turned ON, and thus the FD unit 73 and the FD unit 77 are connected, the charges generated in the PDs 51a.sub.1-1 to 51a.sub.4-1 are simultaneously accumulated with the capacitance obtained by adding the capacitance C1 of the FD unit 73 and the capacitance C2 of the FD unit 77, and the charges are added. Accordingly, it is possible to accumulate charges with a great capacitance and to convert the charges into a voltage with low conversion efficiency.
(70) Thus, at the time of reading one pixel, it is possible to convert the charges into a pixel signal with high gain; and at the time of adding all pixels to the FD, it is possible to prevent the overflow of charges.
(71) In addition, the phase difference pixel 21a of respective configuration examples described above can be partially or entirely disposed in the pixel array unit 12 of
(72)
(73) In the pixel array unit 12 illustrated in
(74)
(75) In the pixel array unit 12 illustrated in
(76) As illustrated in
(77) Further, as illustrated in
(78) Next,
(79) As illustrated in
(80) Further, in the solid-state imaging device 11-3, the microlens 62 is disposed while being shifted by a pixel in the vertical direction and the horizontal direction relative to the phase difference pixel 21a-3. In other words, the solid-state imaging device 11-3 is configured in such a manner that one microlens 62 is shared with the PDs 51a.sub.1-3 to 51a.sub.4-3 respectively included in four adjacent phase difference pixels 21a-3.
(81) In other words,
(82) Further, the solid-state imaging device 11-3 is configured in such a manner that four vertical signal lines 23.sub.1 to 23.sub.4 are disposed at each phase difference pixel 21a-3. Accordingly, in the solid-state imaging device 11-3, a pixel signal based on charges generated in the four PDs 51a.sub.1-3 to 51a.sub.4-3 included in the phase difference pixel 21a-3 can be simultaneously read by the four vertical signal lines 23.sub.1 to 23.sub.4. In this manner, it is possible to speed up the reading of the pixel signal in the solid-state imaging device 11-3, by reading independently and in a parallel manner the pixel signal based on charges generated in the PDs 51a.sub.1-3 to 51a.sub.4-3.
(83) Next,
(84) In the phase difference pixel 21a of
(85) Here, the pupil position of an optical system that condenses light to the solid-state imaging device 11 varies depending on the arrangement position of the phase difference pixel 21a in the pixel array unit 12. For example, the pupil position is the center of the phase difference pixel 21a in the vicinity of the center of the pixel array unit 12, and the pupil position is a position shifted from the center of the phase difference pixel 21a as being close to the vicinity of the end portion of the pixel array unit 12. Accordingly, in the phase difference pixel 21a disposed in the vicinity of the end portion of the pixel array unit 12, the position at which PDs 51a.sub.1 and 51a.sub.2 are divided is corrected depending on the pupil position.
(86) In the phase difference pixel 21a illustrated in
(87) However, since the smaller one of the PDs 51a.sub.1 and 51a.sub.2 has a shorter distance through which light passes, the light tends to leak to other adjacent pixels 21.
(88) Thus, as illustrated in
(89) Further, the solid-state imaging device 11 described above can be applied to various electronic apparatuses including imaging systems such as digital still cameras and digital video cameras, mobile phones with an imaging function, or other apparatuses with an imaging function.
(90)
(91) As illustrated in
(92) The optical system 102 is configured to include one or a plurality of lenses, and guides image light (incident light) from an object to the imaging device 103 so as to form an image on a light receiving surface (sensor unit) of the imaging device 103.
(93) As the imaging device 103, a solid-state imaging device 11 including phase difference pixels 21a of various configuration examples described above is applied. Electrons are accumulated in the imaging device 103 for a fixed period, according to an image formed on the light receiving surface through the optical system 102. Thus, signals according to the electrons accumulated in the imaging device 103 are supplied to the signal processing circuit 104.
(94) The signal processing circuit 104 performs various signal processes on the pixel signals which are output from the imaging device 103. The image (image data) obtained by the signal processing circuit 104 performing the signal processes is supplied to and displayed on the monitor 105, or is supplied to and stored (recorded) in the memory 106.
(95) In the imaging apparatus 101 configured in this manner, it is possible to achieve a better phase difference characteristic and to obtain a reliably focused image by applying the solid-state imaging device 11 including the phase difference pixel 21a of various configuration examples described above.
(96) In addition, the present technology may have the following configurations.
(97) (1)
(98) A solid-state imaging device including:
(99) a plurality of pixels each of which includes a photoelectric conversion unit that generates charges by photoelectrically converting light; and a transistor that reads a pixel signal of a level corresponding to the charges generated in the photoelectric conversion unit,
(100) in which a phase difference pixel which is at least a part of the plurality of pixels is configured in such a manner that the photoelectric conversion unit is divided into a plurality of photoelectric conversion units and an insulated light shielding film is embedded in a region for separating the plurality of photoelectric conversion units, which are divided, from each other.
(101) (2)
(102) The solid-state imaging device according to (1),
(103) in which the phase difference pixel is configured by further embedding the light shielding film in a region for separating the phase difference pixel and other adjacent pixels.
(104) (3)
(105) The solid-state imaging device according to (1) or (2),
(106) in which a white filter is disposed corresponding to the phase difference pixel, in a color filter layer laminated on a sensor layer in which the photoelectric conversion unit is formed.
(107) (4)
(108) The solid-state imaging device according to any one of (1) to (3),
(109) in which the phase difference pixel is configured by dividing the photoelectric conversion unit into two.
(110) (5)
(111) The solid-state imaging device according to any one of (1) to (4),
(112) in which the phase difference pixel is configured by dividing the photoelectric conversion unit into four.
(113) (6)
(114) The solid-state imaging device according to (5),
(115) in which a phase difference detection is performed based on the pixel signals corresponding to charges generated in a pair of the photoelectric conversion units disposed in an oblique direction, among the four photoelectric conversion units which are divided.
(116) (7)
(117) The solid-state imaging device according to (5) or (6),
(118) in which a phase difference detection is performed based on the pixel signals corresponding to charges generated in a pair of the photoelectric conversion units disposed in a vertical direction or a horizontal direction, among the four photoelectric conversion units which are divided.
(119) (8)
(120) The solid-state imaging device according to any one of (1) to (7), further including:
(121) a charge detection unit that temporarily accumulates charges that are transferred from the photoelectric conversion unit and converts the charges into a voltage,
(122) in which charges from the plurality of photoelectric conversion units which are divided are simultaneously transferred to the charge detection unit, and the charges are added in the charge detection unit.
(123) (9)
(124) The solid-state imaging device according to (8), further including:
(125) a switching transistor that switches a conversion efficiency for converting charges into a voltage in the charge detection unit.
(126) (10)
(127) The solid-state imaging device according to any one of (1) to (9),
(128) in which the positions in which the photoelectric conversion unit is divided into a plurality of photoelectric conversion units are corrected according to an arrangement position of the phase difference pixel.
(129) (11)
(130) The solid-state imaging device according to any one of (1) to (10),
(131) in which the phase difference pixels are disposed entirely in a pixel array unit in which the pixels are disposed in an array shape.
(132) (12)
(133) An electronic apparatus including:
(134) a solid-state imaging device including
(135) a plurality of pixels each of which includes a photoelectric conversion unit that generates charges by photoelectrically converting light; and a transistor that reads a pixel signal of a level corresponding to the charges generated in the photoelectric conversion unit,
(136) in which a phase difference pixel which is at least a part of the plurality of pixels is configured in such a manner that the photoelectric conversion unit is divided into a plurality of photoelectric conversion units and an insulated light shielding film is embedded in a region for separating the plurality of photoelectric conversion units, which are divided, from each other.
(137) It should be understood that the disclosure is not limited to the above-described embodiments, but may be modified into various forms in a range without departing from a gist of the disclosure.