PIXEL ARRAY WITH SHARED PIXELS IN A SINGLE COLUMN AND ASSOCIATED DEVICES, SYSTEMS, AND METHODS

20170332030 ยท 2017-11-16

    Inventors

    Cpc classification

    International classification

    Abstract

    Pixel array with shared pixels in a single column and associated devices, systems, and methods are disclosed herein. In one embodiment, a pixel array includes a floating diffusion region, a source a source follower transistor having a gate coupled to the floating diffusion region, a plurality of first pixels associated with a first color, and a plurality of second pixels associated with a second color different than the first color and arranged in a single column with the first pixels. The first and second pixels are configured to transfer charge to the floating diffusion region.

    Claims

    1. An imager, comprising: a pixel array, including a floating diffusion region, a source follower transistor having a gate coupled to the floating diffusion region, a plurality of pixels associated with a plurality of colors and configured to transfer charge to the floating diffusion region, the plurality of pixels arranged in a first column, the plurality of pixels including at least two pixels associated with a first one of the plurality of colors; and control circuitry operably coupled to the pixel array, wherein the control circuitry is configured to successively read out onto a column line image signals corresponding to the charge transferred to the floating diffusion region via each of the plurality of pixels.

    2. The imager of claim 1 wherein the floating diffusion region is a first floating diffusion region, the source follower transistor is a first source follower transistor, the plurality of pixels is a first plurality of pixels, and the column line is a first column line, and wherein the pixel array further includes: a second floating diffusion region; a second source follower transistor having a gate coupled to the second floating diffusion region; a second plurality of pixels associated with a second plurality of colors including a second color different than the first one of the plurality of colors, the second plurality of pixels configured to transfer charge to the second floating diffusion region and arranged in a second column, the second plurality of pixels including at least two pixels associated with a second one of the second plurality of colors; wherein the control circuitry is further configured to successively read out onto a second column line image signals corresponding to the charge transferred to the floating diffusion region by each of the second plurality of pixels.

    3. The imager of claim 2 further comprising a ground line between the first column and the second column.

    4. The imager of claim 2 wherein the imager further comprises: a first column line transistor coupled to the first column; and a second column line transistor coupled to the second column.

    5. The imager of claim 1, further comprising a ground line extending along the column line.

    6. The imager of claim 1 wherein the control circuitry is further configured to read out one of the plurality of pixels at a time that is (1) after readout of one of the at least two pixels and (2) before readout of another one of the at least two pixels.

    7. The imager of claim 1, further comprising a reset transistor switchably coupling the floating diffusion region to a reset line, wherein the control circuitry is further configured to reset the floating diffusion region at a time that is (1) after readout of one of the at least two pixels and (2) before readout of one of the plurality of pixels that is not one of the at least two pixels.

    8. The imager of claim 1 wherein each of the first plurality of pixels includes a photosensor and a transfer transistor coupled to the photosensor, and wherein the control circuitry is further configured to transfer charge generated by the photosensor to the floating diffusion region.

    9. The imager of claim 1 further comprising: a sample and hold circuit; and a column line transistor coupling the source follower transistor to the sample and hold circuit.

    10. A pixel array comprising: a floating diffusion region; a source follower transistor having a gate coupled to the floating diffusion region; and a plurality of pixels associated with a plurality of colors and configured to transfer charge to the floating diffusion region, the plurality of pixels arranged in a first column, the plurality of pixels including at least two pixels associated with a first one of the plurality of colors.

    11. The pixel array of claim 10 further comprising a column line transistor operably coupling the source follower transistor to a sample and hold circuit.

    12. The pixel array of claim 10 wherein the floating diffusion region is a first floating diffusion region and the source follower transistor is a second source follower transistor, and wherein the pixel array further comprises: a second floating diffusion region; a second follower transistor having a gate coupled to the second floating diffusion region; and a second plurality of pixels associated with a second plurality of colors including a second color different than the first one of the plurality of colors, the second plurality of pixels configured to transfer charge to the second floating diffusion region and arranged in a second column.

    13. The pixel array of claim 12, wherein the second plurality of pixels includes at least two pixels associated with a second one of the second plurality of colors.

    14. The pixel array of claim 10, further comprising a reset transistor switchably coupling the floating diffusion region to a reset line over which the floating diffusion region receives a reset signal.

    15. The pixel array of claim 10 wherein each of the plurality of pixels includes a photosensor and a transfer transistor configured to transfer photo-generated charge from the photosensor to the floating diffusion region.

    Description

    BRIEF DESCRIPTION OF THE DRAWINGS

    [0026] FIG. 1 is a schematic diagram of a conventional imager pixel.

    [0027] FIG. 2 is a block diagram of a conventional imager device.

    [0028] FIG. 3 is a block diagram of a portion of an array of pixels illustrated in FIG. 2 and an associated column readout circuit.

    [0029] FIG. 4 is a conventional sample and hold circuit.

    [0030] FIG. 5 is a simplified timing diagram associated with operation of the circuitry of FIGS. 1-4.

    [0031] FIG. 6 is a block diagram of a diagonally shared pixel circuit.

    [0032] FIG. 7 is a simplified timing diagram associated with operation of the circuitry of FIG. 6.

    [0033] FIG. 8 is a block diagram of a vertically shared pixel circuit in accordance with an example embodiment disclosed herein.

    [0034] FIG. 9 is simplified timing diagram associated with operation of the circuitry of FIG. 8.

    [0035] FIG. 10 is a block diagram representation of a processor-based camera system incorporating a CMOS imaging device in accordance with an embodiment disclosed herein.

    DETAILED DESCRIPTION

    [0036] In the following detailed description, reference is made to the accompanying drawings, which form a part hereof, and in which is shown by way of illustration specific embodiments that may be practiced. These embodiments are described in sufficient detail to enable those of ordinary skill in the art to make and use them, and it is to be understood that structural, logical, or procedural changes may be made.

    [0037] Embodiments described herein provide a shared pixel circuit which omits a row select transistor in the readout circuit of a shared pixel and which reduces the size and complexity required by the shared pixel array depicted in FIG. 6. By providing a vertically shared(i.e., within the same column) pixel circuit, the overall size of the pixel array can be reduced. With a pixel circuit being shared vertically instead of across columns, associated readout circuitry is less complex. Thus, pixel circuits are symmetrical and can be reduced in size. Furthermore, the pixel circuits can also be readout quicker than the pixel circuit of FIG. 6.

    [0038] FIG. 8 illustrates a pixel array 800 comprising vertically 4-way shared pixel circuitry, each comprising four pixels in a same column in accordance with an example embodiment. The pixel array 800 is comprised of even columns that include pixels 850a-d and odd columns that include pixels 851a-d. Although pixel array 800 is depicted as including three columns and four rows, the pixel array 800 is representative of a pixel array having any plurality of rows and columns. The columns of the pixel array 800 are labeled Y(m+1), Y(m), and Y-1(m+1) and the rows of pixel array 800 are labeled X(n), X(n+1), X(n+2), and X(n+3).

    [0039] In illustrated embodiment, pixels are vertically grouped by column into a shared pixel circuit; thus, four pixels in a column are grouped together. A first shared pixel circuit, for example PixelCircuit1, is comprised of pixels 850a, 850b, 850c, and 850d. The first pixel circuit PixelCircuit1 also includes a reset transistor 884 and a source follower transistor 896. PixelCircuit1 does not include a row select transistor. A second shared pixel circuit, for example PixelCircuit2, is comprised of pixels 851a, 851b, 851c, and 851d. The second pixel circuit PixelCircuit2also includes a reset transistor 885 and a source follower transistor 897 and does not include a row select transistor.

    [0040] Each shared pixel circuit, e.g., PixelCircuit1 has a plurality of pixels, and at least two of the plurality of pixels are of a same color. For example, as depicted in FIG. 8, PixelCircuit1 includes two green pixels 850b, 850d. Additionally, PixelCircuit1 includes two pixels of a second same color, e.g., pixels 850a, 850c are red. Similarly, PixelCircuit2 includes two green pixels 851a, 851c and two blue pixels 851b, 851d. All of the plurality of pixels of the shared pixel circuit are in a same column of pixels. For example, the pixels of PixelCircuit1 are all in column Y(m+1). Each column of pixels in array 230 includes a plurality of pixel circuits.

    [0041] In an aspect, the pixel array 800 includes a plurality of ground (GND) lines that run in a vertical direction of the array. These ground lines are connected throughout the array 800 at various locations to a ground source. Including a plurality of GND lines that are relatively locally connected to a ground source reduces noise. Pixel array 800 includes column pull up (Col_Pu) transistors 498 to control coupling a Vaa-pix voltage to a column line 488, 489.

    [0042] FIG. 9 depicts a simplified correlated double sampling and column read out timing for the pixel array 800 of FIG. 8. To begin a readout operation of a row X(n), at a time t 1, a row address X(n) is provided to row addressing circuit 234 and column addressing circuit 244 FIG. 2. At time t2, a logic high RST signal is provided to the reset line RST X(n), thereby placing a charge on one of a source or drain of reset transistors 884, 885. The floating diffusion regions 494, 495 are reset. At time t3, a logic high Col PU signal is provided to transistors 498 thereby coupling the lines 488, 489 to a voltage, e.g., Vaapix voltage level and enabling diffusion regions 494, 495 to be reset (via the reset transistors 884, 885). In an aspect, time t3 occurs approximately 250-750 ns after time t2 occurs, preferably 500 ns. Before time t4 occurs, a logic low Col Pu signal is provided to transistors 498 thereby uncoupling the lines 488, 489 from the voltage, e.g., Vaa_pix voltage level, and disabling diffusion regions 494, 495 from being further reset.

    [0043] At time t4, a logic high VLN EN control signal is provided to the gates of transistors 491, 492 thereby creating a pull down circuit on the associated column lines, e.g., 488, 489. In one aspect, time t4 occurs approximately 50-100 ns after time t3, preferably 70 ns. After time t4, a logic high SHR signal is strobed to sample and hold a reset signal read from the floating diffusion regions 494, 495 into a sample and hold circuit. In an aspect, the SHR strobe lasts approximately 1-2 Rs, preferably 1.5 ps. A logic high TX(n) is strobed which closes transfer transistors 891a, 890a and couples the photodiodes 462 to their associated floating diffusion regions 494, 495 transferring the accumulated charge from the photodiodes 462 to their associated floating diffusion regions 494, 495. In an aspect the TX(n) strobe lasts approximately 50-100 ns, preferably 70 ns, and ends at time tS. A logic high SHS signal is strobed to sample and hold the accumulated charge read from the floating diffusion regions 494, 495 into a sample and hold circuit. In a preferred approach, the SHS signal begins to be strobed before time tS, e.g., before the TX(n) strobe has completed. In an aspect, the strobe of the SHS signal lasts approximately 1-2 Rs, preferably 1.5 ps, and ends at time t6. At time t7, a logic low VLN_EN is provided thereby no longer creating a pulldown circuit on the associated column line. In an aspect time t7 occurs approximately 50-100 ns, preferably, 70 ns, after the completion of the SHS strobe. Subsequently, a logic low RST(n) signal is provided. Thus, a reset signal and a charge accumulation signal are sampled from the pixel array. After that, the Col_Pu is enabled with RST(n) at low to reset the floating diffusion regions 494, 495 to a low potential, which turns off the source follower transistor on the nth row.

    [0044] At time t8, a rolling shutter operation begins. A row address X(n+m) is provided to row addressing circuit 234 and column addressing circuit 244 (FIG. 2), which is used to implement a rolling shutter. After time t8, the logic high RST(n+m) signal and a logic high TX(n+m) are provided to reset the floating diffusion regions 494, 495 and photodiodes 462 to a high potential and fully deplete the photodiodes 462. In an aspect, the strobe of the TX(n+m) signal occurs while the RST(n+m) is provided with a logic high signal; the Col Pu is high and keeps the RST (n+m) at low to turn off the source follower on the (n+m)th row. After an initial aspect of the rolling shutter operation ends at time t9, the next row of the pixel array is sampled, e.g., row n+1. As conventionally known, the pixel array continues to be readout, row by row, until substantially all of the rows of the pixel array have been readout.

    [0045] FIG. 10 is a block diagram representation of processor system that may include imaging device 1101 having the pixel array 800 (FIG. 8) and associated readout circuitry as described with respect to the various embodiments described herein. The processor system could, for example, be a camera system 1190. A camera system 1190 generally comprises a shutter release button 1192, a view finder 1196, a flash 1198 and a lens system 1194 for focusing an image on the pixel array 800 of imaging device 1101. A camera system 1190 generally also comprises a central processing unit (CPU) 1110, for example, a microprocessor for controlling camera functions which communicates with one or more input/output devices (I/O) 1150 over a bus 1170. The CPU 1110 also exchanges data with random access memory (RAM) 1160 over bus 1170, typically through a memory controller. The camera system 1190 may also include peripheral devices such as a removable memory 1130, which also communicates with CPU 1110 over the bus 1170. Imager device 1101 is coupled to the processor system and includes a pixel array 800 as described along with respect to FIGS. 8-9. Other processor systems which may employ imaging devices 800 besides cameras, including computers, PDAs, cellular telephones, scanners, machine vision systems, and other systems requiring an imager operation.

    [0046] While the embodiments have been described and illustrated with reference to specific example embodiments, it should be understood that many modifications and substitutions can be made. Although the embodiments discussed above describe specific numbers of transistors, photodiodes, conductive lines, etc., they are not so limited. For example, the above embodiments are not limited to vertical (single column) with internal reset and no row select of a 4 way shared pixel and could be applied to 2 way shared, 3 way shared, 5 way shared, etc. Accordingly, the claimed invention is not to be considered as limited by the foregoing description but is only limited by the scope of the claims.