VERTICAL TRANSISTOR WITH AIR-GAP SPACER
20170294537 ยท 2017-10-12
Inventors
Cpc classification
H01L21/76897
ELECTRICITY
H10D62/122
ELECTRICITY
H10D64/015
ELECTRICITY
H10D86/451
ELECTRICITY
H10D64/512
ELECTRICITY
H10D30/6735
ELECTRICITY
H10D30/6757
ELECTRICITY
International classification
Abstract
A vertical transistor has a first air-gap spacer between a gate and a bottom source/drain region, and a second air-gap spacer between the gate and the contact to the bottom source/drain region. A dielectric layer disposed between the gate and the contact to the top source/drain decreases parasitic capacitance and inhibits electrical shorting.
Claims
1. A vertical transistor comprising: a fin or nanowire extending upward from a surface of a semiconductor substrate; a gate electrode located along sidewalls of the fin or nanowire; a bottom source/drain contact adjacent to the gate electrode; and a dielectric spacer disposed between the gate electrode and the bottom source/drain contact, wherein the dielectric spacer comprises a vertical air-gap embedded in a dielectric material.
2. The vertical transistor of claim 1, further comprising a bottom source/drain region located between the fin or nanowire and a top semiconductor layer of the semiconductor substrate, wherein the bottom source/drain region is laterally separated from the bottom source/drain contact by a bottom spacer.
3. The vertical transistor of claim 2, wherein the dielectric spacer further comprises a horizontal air-gap embedded in the dielectric material, wherein the horizontal air-gap of the dielectric spacer is located below a bottommost surface of the gate electrode, the dielectric spacer being separated from the bottom source/drain region by the bottom spacer.
4. The vertical transistor of claim 3, wherein the horizontal air-gap of the dielectric spacer is interconnected with the vertical air-gap of the dielectric spacer.
5. The vertical transistor of claim 3, wherein the horizontal air-gap of the dielectric spacer is spaced apart from the vertical air-gap of the dielectric spacer.
6. The vertical transistor of claim 1, wherein the vertical air-gap of the dielectric spacer has a topmost surface that is located below a topmost surface of the gate electrode.
7. The vertical transistor of claim 6, wherein the vertical air-gap height is 30 to 95% of a height of the gate electrode.
8. The vertical transistor of claim 1, wherein a distance between the gate electrode and the bottom source/drain contact is from 4 nm to 20 nm.
9. The vertical transistor of claim 1, wherein the vertical air-gap height is from 15 nm to 50 nm and the vertical air-gap width is from 4 nm to 20 nm.
10. The vertical transistor of claim 1, further comprising a conformal dielectric layer that is in contact with an exposed surface of each of the gate electrode and the bottom source/drain contact.
11. The vertical transistor of claim 1, wherein the dielectric material of the dielectric spacer is selected from the group consisting of amorphous carbon, a carbon-doped oxide, a fluorine-doped oxide, SiCOH and SiBCN.
12. The vertical transistor of claim 1, further comprising a top source/drain region located on a topmost surface of the fin or nanowire.
13. The vertical transistor of claim 12, wherein the top source/drain region has sidewalls that are vertically aligned with the sidewalls of the fin or nanowire.
14. The vertical transistor of claim 1, wherein the dielectric spacer further comprises a horizontal air-gap embedded in the dielectric and located between the gate electrode and the semiconductor substrate.
15. The vertical transistor of claim 14, wherein the horizontal air-gap height is from 4 nm to 20 nm and the horizontal air-gap width is from 30 nm to 50 nm.
16. The vertical transistor of claim 14, wherein the horizontal air-gap and the vertical air-gap are interconnected.
17. The vertical transistor of claim 14, wherein the horizontal air-gap and the vertical air-gap are spaced apart from each other.
18. The vertical transistor of claim 12, wherein the dielectric spacer is in contact with a sidewall of the top source/drain region and extends above a topmost surface of the top source/drain region.
19. The vertical transistor of claim 18, further comprising a top source/drain contact located above the top source/drain region, wherein the dielectric spacer is located between the gate electrode and the top source/drain contact.
Description
BRIEF DESCRIPTION OF SEVERAL VIEWS OF THE DRAWINGS
[0009] The following detailed description of specific embodiments of the present application can be best understood when read in conjunction with the following drawings, where like structure is indicated with like reference numerals and in which:
[0010]
[0011]
[0012]
[0013]
[0014]
[0015]
[0016]
[0017]
[0018]
[0019]
[0020]
[0021]
[0022]
[0023]
DETAILED DESCRIPTION
[0024] Reference will now be made in greater detail to various embodiments of the subject matter of the present application, some embodiments of which are illustrated in the accompanying drawings. The same reference numerals will be used throughout the drawings to refer to the same or similar parts.
[0025] Unless the context indicates otherwise, materials and material layers described herein may be formed by any suitable technique including, but not limited to, spin coating, chemical vapor deposition, physical vapor deposition, atomic layer deposition, etc. Alternatively, material layers may be formed in situ.
[0026] Disclosed is a vertical transistor having air-gap spacers oriented in one or both of horizontal and vertical directions. In embodiments, a vertical transistor has a first air-gap spacer between the gate and the bottom source/drain, and a second air-gap spacer between the gate and the contact to the bottom source/drain. The first air-gap spacer may be oriented horizontally while the second air-gap spacer may be oriented vertically. Example vertical transistors may include either or both of the first and second air-gap spacers. Incorporation of the air-gap spacer(s) into the transistor architecture decreases the parasitic capacitance between adjacent metal structures, especially between the gate electrode and contact metallization. A dielectric layer disposed between the gate and the contact to the top source/drain also decreases parasitic capacitance and inhibits electrical shorting between the contact to the gate. It will be understood that top and bottom source/drain regions and source/drain contacts may respectively function as source and drain or drain and source, depending on the device design.
[0027] A method of making a vertical transistor having air-gap spacers comprises forming one or both of a first sacrificial spacer between the gate and the bottom source/drain, and a second sacrificial spacer between the gate and the contact to the bottom source/drain. The method further comprises removing at least one of the first and the second sacrificial spacers and non-conformally depositing a dielectric material that partially fills the cavities left by the sacrificial spacer(s) to form air-gap spacers, one between the gate and the bottom source/drain, and the other between the gate and the contact to the bottom source/drain. The dielectric layer is also formed between the gate and the contact to the top source/drain, which further decreases parasitic capacitance within the vertical transistor.
[0028] A vertical transistor comprising vertical air-gap spacers 650 located between the gate electrode 320 and the contact to the bottom source/drain 500 is depicted schematically in
[0029] The vertical transistor is formed on a substrate 100. Substrate 100 may be a semiconductor material such as silicon or a silicon-containing material, including a bulk substrate. Silicon-containing materials include, but are not limited to, single crystal Si, polycrystalline Si, single crystal silicon germanium (SiGe), polycrystalline silicon germanium, silicon doped with carbon (Si:C), amorphous Si, as well as combinations and multi-layers thereof. As used herein, the term single crystal denotes a crystalline solid, in which the crystal lattice of the entire sample is substantially continuous and substantially unbroken to the edges of the sample with substantially no grain boundaries.
[0030] Substrate 100 is not limited to silicon-containing materials, as the substrate 100 may comprise other semiconductor materials, including Ge and compound semiconductors such as GaAs, InAs and other like semiconductors.
[0031] The vertical transistor depicted in
[0032] The bottom source/drain region 212, as well as an intrinsic layer 220, and a doped layer 230 may be formed sequentially on the substrate via epitaxial growth. The bottom source/drain regions 212 and doped layer 230 may be doped in situ, while the intrinsic layer 220, which will form the channel region of the device, may remain un-doped. In embodiments, epitaxial growth of the bottom source/drain region 212, intrinsic layer 220, and doped layer 230 may be performed in a single integrated epitaxy process. Alternatively, any suitable doping technique such as ion implantation or plasma doping can be used to form the bottom source/drain region. If needed, dopants can be activated, for example, by an annealing process (e.g., laser anneal) after being incorporated into the bottom source/drain region.
[0033] The terms epitaxy, epitaxial and/or epitaxial growth and/or deposition refer to the growth of a semiconductor material layer on a deposition surface of a semiconductor material, in which the semiconductor material layer being grown assumes the same crystalline habit as the semiconductor material of the deposition surface. For example, in an epitaxial deposition process, chemical reactants provided by source gases are controlled and the system parameters are set so that depositing atoms alight on the deposition surface and remain sufficiently mobile via surface diffusion to orient themselves according to the crystalline orientation of the atoms of the deposition surface. Therefore, an epitaxial semiconductor material has the same crystalline characteristics as the deposition surface on which it is formed. For example, an epitaxial semiconductor material deposited on a {100} crystal surface will take on a {100} orientation.
[0034] A doped region may be formed by adding dopant atoms to an intrinsic semiconductor. This changes the electron and hole carrier concentrations of the intrinsic semiconductor at thermal equilibrium. A doped region may be p-type or n-type. As used herein, p-type refers to the addition of impurities to an intrinsic semiconductor that creates a deficiency of valence electrons. In a silicon-containing substrate, example p-type dopants, i.e., impurities, include but are not limited to boron, aluminum, gallium, and indium. As used herein, n-type refers to the addition of impurities that contribute free electrons to an intrinsic semiconductor. In a silicon-containing substrate, example n-type dopants, i.e., impurities, include but are not limited to, antimony, arsenic, and phosphorus. The dopant(s) may be introduced by ion implantation or may be introduced to the substrate in situ, i.e., during a process sequence used to form at least part of the substrate.
[0035] By way of example, a dopant region is implanted with arsenic or phosphorus to form an n-type region. The dopant concentration within the dopant region may range from 110.sup.18 atoms/cm.sup.3 to 510.sup.21 atoms/cm.sup.3, e.g., 510.sup.19 atoms/cm.sup.3 to 110.sup.21 atoms/cm.sup.3. In another example, a dopant region is implanted with boron or BF.sub.2 to form a p-type region. The dopant concentration within the dopant region may range from 110.sup.18 atoms/cm.sup.3 to 510.sup.21 atoms/cm.sup.3, e.g., 510.sup.19 atoms/cm.sup.3 to 110.sup.21 atoms/cm.sup.3.
[0036]
[0037] As will be appreciated, the top source/drain region 232 is formed from doped layer 230 and the fin 222 is formed from intrinsic layer 220. In embodiments, the patterning process used to define the vertically-oriented structure of
[0038] The deposited photoresist is then subjected to a pattern of irradiation, and the exposed photoresist material is developed utilizing a conventional resist developer. In the instant embodiment, this provides a patterned layer of photoresist atop a portion of the layer of hard mask material 270. The pattern provided by the patterned photoresist material is thereafter transferred into the underlying material layer or material layers (i.e., hard mask 270, doped layer 230, intrinsic layer 220, and top semiconducting layer 120) utilizing at least one pattern transfer etching process.
[0039] The pattern transfer etching process may be an anisotropic etch. In embodiments, a dry etching process such as, for example, reactive ion etching can be used. In other embodiments, a wet chemical etchant can be used. In still further embodiments, a combination of dry etching and wet etching can be used. As a result of the pattern transfer etching process, as shown in
[0040] In another embodiment, the patterning process may include a sidewall image transfer (SIT) process, which includes formations of a spacer material on sidewall surfaces of a mandrel structure; the spacer mandrel includes a material that has a different etch selectivity than the mandrel structure. After spacer formation, the mandrel structure is removed by etching, and then each spacer material is used as a hard mask during a subsequent etching process that defines the fin.
[0041] With reference to
[0042] Bottom spacer 280 may comprise a dielectric material such as silicon oxide, silicon nitride, silicon oxynitride, a low-k material, or any suitable combination of these materials. Exemplary low-k materials include but are not limited to, amorphous carbon, fluorine-doped oxides, carbon-doped oxides, SiCOH or SiBCN. Commercially-available low-k dielectric products and materials include Dow Corning's SiLK and porous SiLK, Applied Materials' Black Diamond, Texas Instrument's Coral and TSMC's Black Diamond and Coral. The dielectric layer may be deposited by plasma enhanced chemical vapor deposition (PECVD). As used herein, a low-k material has a dielectric constant less than that of silicon nitride. The bottom spacer thickness may range from 4 to 20 nm, e.g., 5 to 10 nm.
[0043] Then, formed over sidewalls of the fin 222, top source/drain region 232, and hard mask 270, as well as over bottom spacer 280 are a gate dielectric 310 and a gate electrode 320.
[0044] The gate dielectric 310 may include silicon oxide, silicon nitride, silicon oxynitride, a high-k dielectric, or other suitable material. As used herein, a high-k material has a dielectric constant greater than that of silicon nitride. A high-k dielectric may include a binary or ternary compound such as hafnium oxide (HfO.sub.2). Further exemplary high-k dielectrics include, but are not limited to, ZrO.sub.2, La.sub.2O.sub.3, Al.sub.2O.sub.3, TiO.sub.2, SrTiO.sub.3, BaTiO.sub.3, LaAlO.sub.3, Y.sub.2O.sub.3, HfO.sub.xN.sub.y, HfSiO.sub.xN.sub.y, ZrO.sub.xN.sub.y, La.sub.2O.sub.xN.sub.y, Al.sub.2O.sub.xN.sub.y, TiO.sub.xN.sub.y, SrTiO.sub.xN.sub.y, LaAlO.sub.xN.sub.y, Y.sub.2O.sub.xN.sub.y, SiO.sub.xN.sub.y, SiN.sub.x, a silicate thereof, and an alloy thereof. Each value of x may independently vary from 0.5 to 3, and each value of y may independently vary from 0 to 2.
[0045] The gate dielectric 310 may be deposited by a suitable process such as atomic layer deposition (ALD), chemical vapor deposition (CVD), physical vapor deposition (PVD), thermal oxidation, UV-ozone oxidation, or combinations thereof. The gate dielectric thickness may range from 1 nm to 10 nm, e.g., 1, 2, 4, 6, 8 or 10 nm, including ranges between any of the foregoing.
[0046] The gate electrode 320 may include a conductive material such as polysilicon, silicon-germanium, a conductive metal such as Al, W, Cu, Ti, Ta, W, Pt, Ag, Au, Ru, Ir, Rh and Re, alloys of conductive metals, e.g., AlCu, silicides of a conductive metal, e.g., W silicide, and Pt silicide, or other conductive metal compounds such as TiN, TiC, TiSiN, TiTaN, TaN, TaAlN, TaSiN, TaRuN, WSiN, NiSi, CoSi, as well as combinations thereof. The gate electrode 320 may comprise one or more layers of such materials such as, for example, a metal stack including a work function metal layer and/or a liner.
[0047] The gate electrode 320 can be formed utilizing a conventional deposition process such as, for example, ALD, CVD, metalorganic chemical vapor deposition (MOCVD), molecular beam epitaxy (MBE), PVD, sputtering, plating, evaporation, ion beam deposition, electron beam deposition, laser assisted deposition, or chemical solution deposition.
[0048]
[0049]
[0050]
[0051] The ILD layer 440 may comprise any dielectric material including, for example, oxides, nitrides or oxynitrides. In one embodiment, the ILD layer 440 includes silicon dioxide. The ILD layer 440 may be formed, for example, by CVD or spin-coating. In embodiments, the ILD layer may be self-planarizing, or the top surface of the ILD 440 can be planarized by chemical mechanical polishing (CMP).
[0052] After planarization of ILD layer 440, the gate stack (i.e., gate dielectric 310 and gate electrode 320) are recessed using a selective etch and then backfilled with a sacrificial gate cap 410. Sacrificial gate cap 410 may be formed using the materials and processes used to form the sacrificial spacer 400. With respect to the sacrificial gate cap 410, a planarization process may be used to remove the overburden and, as shown in
[0053]
[0054]
[0055]
[0056] Air-gaps 660 may comprise air or other gases, including gases present during deposition of the dielectric material, such as oxygen, nitrogen, argon, hydrogen, helium, xenon, as well as mixtures thereof. The gas pressure within the air-gaps 660 may be atmospheric pressure. Alternatively, the gas pressure within the air-gaps 660 may be greater than or less than atmospheric pressure.
[0057] In embodiments, the dielectric material used to form spacers 650 covers exposed surfaces within the cavity structure 600, i.e., exposed surfaces of the hard mask 270, top source/drain region 232, gate dielectric 310, gate electrode 320, bottom spacer 280 and bottom source/drain contacts 500. In particular, the dielectric material may cover all or substantially of the exposed surfaces with cavity structure 600.
[0058] In embodiments, the air-gaps 660 may have a circular or lenticular cross-sectional shape. With reference to
[0059] After the formation of spacers 650 and removal of hard mask 270, second level contact structures 550, 560 are deposited in vias formed through interlayer dielectric 450. Thus, as shown in
[0060] The contact structure 550 to the top source/drain region 232 may be formed through interlayer dielectric 450 directly on an exposed portion of the top source/drain region 232. Contact structure 550 may include a metal that forms an ohmic contact with top source/drain region 232. In the illustrated embodiment, the planarized top surface of the ILD layer 450 is co-planar with the top surface of the contact structures 550, 560.
[0061] As will be appreciated, in addition to forming air-gaps 660 between electrically conductive materials within the device architecture, the dielectric material used to form spacers 650 is formed over gate electrode 320 and may also act as an etch stop during etching of the hard mask 270 and/or during via etching through interlayer dielectric 450, which prevents unwanted electrical shorting between the top contact structure 550 and the gate electrode 320.
[0062]
[0063]
[0064] In embodiments, the air-gaps 670 may have a circular or lenticular cross-sectional shape. With reference to
[0065] According to embodiments,
[0066] Although deposition of an optional conformal dielectric layer 620 is illustrated in connection with the undercut cavity architecture of
[0067]
[0068] As used herein, the singular forms a, an and the include plural referents unless the context clearly dictates otherwise. Thus, for example, reference to an air-gap includes examples having two or more such air-gaps unless the context clearly indicates otherwise.
[0069] Unless otherwise expressly stated, it is in no way intended that any method set forth herein be construed as requiring that its steps be performed in a specific order. Accordingly, where a method claim does not actually recite an order to be followed by its steps or it is not otherwise specifically stated in the claims or descriptions that the steps are to be limited to a specific order, it is no way intended that any particular order be inferred. Any recited single or multiple feature or aspect in any one claim can be combined or permuted with any other recited feature or aspect in any other claim or claims.
[0070] It will be understood that when an element such as a layer, region or substrate is referred to as being formed on, deposited on, or disposed on or over another element, it can be directly on the other element or intervening elements may also be present. In contrast, when an element is referred to as being directly on or directly over another element, no intervening elements are present.
[0071] While various features, elements or steps of particular embodiments may be disclosed using the transitional phrase comprising, it is to be understood that alternative embodiments, including those that may be described using the transitional phrases consisting or consisting essentially of, are implied. Thus, for example, implied alternative embodiments to a spacer that comprises amorphous carbon include embodiments where a spacer consists essentially of amorphous carbon and embodiments where a spacer consists of amorphous carbon.
[0072] It will be apparent to those skilled in the art that various modifications and variations can be made to the present invention without departing from the spirit and scope of the invention. Since modifications, combinations, sub-combinations and variations of the disclosed embodiments incorporating the spirit and substance of the invention may occur to persons skilled in the art, the invention should be construed to include everything within the scope of the appended claims and their equivalents.