Integrated Circuit Transistor Structure with High Germanium Concentration SiGe Stressor
20170263749 ยท 2017-09-14
Inventors
- Chih-Hao Chang (Hsin-Chu, TW)
- Jeff J. XU (Jubei City, TW)
- Chien-Hsun WANG (Hsinchu City, TW)
- Chih Chieh Yeh (Taipei City, TW)
- Chih-Hsiang CHANG (Taipei City, TW)
Cpc classification
H10D62/832
ELECTRICITY
H10D62/021
ELECTRICITY
H01L21/18
ELECTRICITY
H10D30/0223
ELECTRICITY
H10D30/797
ELECTRICITY
H10D30/0275
ELECTRICITY
H10D62/822
ELECTRICITY
International classification
Abstract
An embodiment of a method for forming a transistor that includes providing a semiconductor substrate having a source/drain region is provided where a first SiGe layer is formed over the source/drain region. A thermal oxidation is performed to convert a top portion of the first SiGe layer to an oxide layer and a bottom portion of the first SiGe layer to a second SiGe layer. A thermal diffusion process is performed after the thermal oxidation is performed to form a SiGe area from the second SiGe layer. The SiGe area has a higher Ge concentration than the first SiGe layer.
Claims
1. A method for forming a transistor, said method comprising: providing a semiconductor substrate having a source/drain region; forming a first SiGe layer over the source/drain region; performing a thermal oxidation to convert a top portion of the first SiGe layer to an oxide layer and a bottom portion of the first SiGe layer to a second SiGe layer; and performing a thermal diffusion process after the thermal oxidation is performed, to form a SiGe area from the second SiGe layer, wherein the SiGe area has a higher Ge concentration than the first SiGe layer.
2. The method of claim 1, wherein the providing the semiconductor substrate having the source/drain region includes: epitaxially growing an epitaxial SiGe region, wherein the first SiGe layer is disposed on the epitaxial SiGe region.
3. The method of claim 2, further comprising: wherein after the performing the thermal diffusion process to form the SiGe area, the SiGe area has an interface with a remaining portion of the epitaxial SiGe region.
4. The method of claim 1, wherein the providing the semiconductor substrate having the source/drain region includes: providing the semiconductor substrate with a channel region extending from the source/drain region to under the gate, wherein the first SiGe layer is formed over the channel region.
5. The method of claim 4, wherein the first SiGe layer is formed directly interfacing the channel region.
6. The method of claim 4, further comprising: providing a gate over a portion of the channel region, the gate having sidewall spacers.
7. The method of claim 6, wherein the SiGe area extends under the sidewall spacers.
8. The method of claim 1, wherein the providing the semiconductor substrate having the source/drain region includes: forming a fin extending from the semiconductor substrate, wherein the source/drain region is disposed in the fin.
9. The method of claim 8, further comprising: removing a portion of the fin in the source/drain region to form a remaining fin, wherein a top surface of the remaining fin is below an adjacent isolation structure.
10. The method of claim 9, further comprising: growing an epitaxial SiGe film on the top surface of the remaining fin.
11. The method of claim 10, wherein the first SiGe layer is formed on the epitaxial SiGe film.
12. The method of claim 8, further comprising: forming the first SiGe layer on a top surface and sidewalls of the fin.
13. The method of claim 12, wherein the first SiGe layer is formed over an isolation feature abutting the fin.
14. A method for forming a SiGe stressor, comprising: depositing a first SiGe layer over a fin extending from the semiconductor substrate; depositing a Si cap layer on the first SiGe layer; performing a thermal oxidation to convert a top portion of the first SiGe layer and the Si cap layer to an oxide layer and to convert a bottom portion of the first SiGe layer to a second SiGe layer; and performing a thermal diffusion process after the thermal oxidation is performed to form a SiGe stressor from the second SiGe layer, wherein the SiGe stressor has a higher Ge percentage than the first SiGe layer.
15. The method of claim 14, wherein the thermal diffusion process is separate from the thermal oxidation.
16. The method of claim 14, wherein the depositing the first SiGe layer over the fin includes depositing the first SiGe layer over a shallow trench isolation abutting the fin.
17. The method of claim 16, wherein the SiGe stressor abuts a top surface of the shallow trench isolation.
18. A method for forming a fin-type field effect transistor, comprising: providing a fin structure extending from a substrate; forming a first SiGe layer over a top surface and side surfaces of the fin structure; performing a thermal oxidation to convert a top portion of the first SiGe layer to an oxide layer and to convert a bottom portion of the first SiGe layer to a second SiGe layer; and after performing the thermal oxidation, performing a thermal diffusion to form a SiGe stressor layer, wherein the forming the SiGe stressor layer includes consuming at least a portion of the fin.
19. The method of claim 18, further comprising: forming a Si cap layer over the first SiGe layer prior to the performing the thermal oxidation.
20. The method of claim 18, wherein the thermal oxidation is performed below 800 Celsius.
Description
BRIEF DESCRIPTION OF THE DRAWINGS
[0008] For a more complete understanding of exemplary embodiments of the present invention, and the advantages thereof, reference is now made to the following descriptions taken in conjunction with the accompanying drawings, in which:
[0009]
[0010]
[0011]
[0012]
[0013]
DETAILED DESCRIPTION OF ILLUSTRATIVE EMBODIMENTS
[0014] The making and using of the presently preferred embodiments are discussed in detail below. It should be appreciated, however, that the present invention provides many applicable inventive concepts that can be embodied in a wide variety of specific contexts. The specific embodiments discussed are merely illustrative of specific ways to make and use the invention, and do not limit the scope of the invention.
[0015] A method for producing a SiGe stressor with high Ge concentration is provided. This method converts a SiGe film with low Ge concentration into a SiGe film with very high Ge concentration, without the need to epitaxially form a high Ge concentration source/drain (S/D). By having a separate oxidation step and diffusion step for the condensation process, high Ge concentration SiGe profile can be formed and properly controlled. This method is applicable to both planar and FinFET devices on either bulk Si or SOI (silicon on insulator) substrate. Throughout the various views and illustrative embodiments of the present invention, like reference numbers are used to designate like elements.
[0016]
[0017] In
[0018] The SiGe film layer 106 has a composition ratio of Si:Ge=1-x: x (i.e., Si.sub.1-xGe.sub.x), while the condensed SiGe stressor film 114 has a composition ratio of Si:Ge=1-y:y (i.e. Si.sub.1-yGe.sub.y), where x and y represent the Ge percentage in each SiGe film (y>x). The SiGe stressor layer 114 has a higher Ge concentration than deposited SiGe film layer 106, and applies uniaxial compressive strain to the channel 104.
[0019] By having a separate (low-temperature) oxidation step and a Ge diffusion step for the condensation process, a higher Ge concentration profile in SiGe S/D stressor film 114 can be formed and properly controlled from the originally deposited SiGe film 106 having a low Ge concentration percentage. Low temperature thermal oxidation (e.g., below 800 C. for x<0.5 and below 600 C. for x approaching 1, where x is the number in Si.sub.1-xGe.sub.x) that does not incur Ge diffusion is to obtain a localized, non-diffused high Ge percentage SiGe film 110. This can be achieved through high water vapor pressure wet oxidation, for example.
[0020] The two-step process of oxidation and diffusion eliminates the need for silicon on insulator (SOI) substrate in the conventional condensation process, which relies on the presence of oxide to block uncontrolled Ge diffusion. Disclosed embodiments of the present invention are also applicable to three-dimensional (3D) structures. The condensed high Ge concentration SiGe stressor area 114 is naturally close to the surface channel 104, resulting in effective strain on the device channel. Also, disclosed embodiments of the present invention work on high Ge percentage SiGe channel (e.g., Si.sub.0.5Ge.sub.0.5) devices, which by itself alone cannot compete performance-wise against a typical uniaxial strained Si device without further stress from the S/D.
[0021]
[0022]
[0023]
[0024]
[0025] The advantageous features of disclosed embodiments of the present invention include much higher uniaxial compressive stress on the channel achieved without redeveloping a SiGe process that relieves the pressure of forming higher and higher Ge concentration SiGe film with epitaxy, and the elimination of critical thickness constraint, i.e., strained source drain (SSD) depth. Also, the present methods can provide additional uniaxial strain from higher Ge concentration SiGe S/D on SiGe channel on Si substrate structure that already has biaxial strain (e.g., Si.sub.0.5Ge.sub.0.5 channel with SiGe S/D having Ge greater than 50%). A skilled person in the art will appreciate that there can be many embodiment variations.
[0026] In some embodiments, an integrated circuit transistor structure comprises a semiconductor substrate, a first SiGe layer in at least one of a source area or a drain area on the semiconductor substrate, and a channel between the source area and the drain area. The first SiGe layer has a Ge concentration of 50 percent or more.
[0027] In some embodiments, an integrated circuit transistor structure comprises a semiconductor substrate, a fin structure over the semiconductor substrate, and a first SiGe layer over top and side surfaces of the fin structure.
[0028] In some embodiments, an integrated circuit transistor structure comprises a semiconductor substrate, a first SiGe layer over an active region of the semiconductor substrate, and a second SiGe layer under the first SiGe layer. The second SiGe layer has a lower Ge concentration than the first SiGe layer.
[0029] Although exemplary embodiments of the present invention and their advantages have been described in detail, it should be understood that various changes, substitutions and alterations can be made herein without departing from the spirit and scope defined by the appended claims. Moreover, the scope of the present application is not intended to be limited to the particular embodiments of the process, machine, manufacture, and composition of matter, means, methods and steps described in the specification. As one of ordinary skill in the art will readily appreciate from the disclosure herein, processes, machines, manufacture, compositions of matter, means, methods, or steps, presently existing or later to be developed, that perform substantially the same function or achieve substantially the same result as the corresponding embodiments described herein may be utilized. Accordingly, the appended claims are intended to include within their scope such processes, machines, manufacture, compositions of matter, means, methods, or steps.