Semiconductor process and semiconductor device
09755047 ยท 2017-09-05
Assignee
Inventors
- Pin-Hong Chen (Yunlin County, TW)
- Kuo-Chih Lai (Tainan, TW)
- Chia-Chang Hsu (Kaohsiung, TW)
- Chun-Chieh Chiu (Keelung, TW)
- Li-Han Chen (Tainan, TW)
- Min-Chuan Tsai (New Taipei, TW)
- Kuo-Chin Hung (Changhua County, TW)
- Wei-Chuan Tsai (Changhua County, TW)
- Hsin-Fu Huang (Tainan, TW)
- Chi-Mao Hsu (Tainan, TW)
Cpc classification
H01L21/76897
ELECTRICITY
H01L21/76855
ELECTRICITY
H10D30/794
ELECTRICITY
International classification
H01L27/088
ELECTRICITY
H01L29/66
ELECTRICITY
Abstract
A semiconductor process is described. A silicon-phosphorus (SiP) epitaxial layer is formed serving as a source/drain (S/D) region. A crystalline metal silicide layer is formed directly on the SiP epitaxial layer and thus prevents oxidation of the SiP epitaxial layer. A contact plug is formed over the crystalline metal silicide layer.
Claims
1. A semiconductor device, comprising: a silicon-phosphorus (SiP) epitaxial layer serving as a source/drain region of a diamond shape silicon fin structure; a first metal silicide layer over the SiP epitaxial layer; a second metal silicide layer over the first metal silicide layer; a contact plug over the second metal silicide layer; and a barrier metal layer including a first metal layer and a second metal layer on the first metal layer surrounding the contact plug, wherein the second metal silicide layer is formed with a metal silicidation reaction between the SiP epitaxial layer and the first metal layer of the barrier metal layer by which silicon atoms from the SiP epitaxial layer pass through the first metal silicide layer for reaction with the first metal layer and thereby contains each metal element in the first metal layer of the barrier metal layer, and comprises an amorphous metal silicide layer, and the first metal silicide layer comprises a crystalline metal silicide layer; wherein a thickness of the first metal silicide layer is between 5 nm and 15 nm and a thickness of the second metal silicide layer is between 30 nm and 50 nm.
2. The semiconductor device of claim 1, wherein a first metal in the first metal silicide layer comprises titanium, cobalt or nickel, and a second metal in the second metal silicide layer comprises titanium, or comprises nickel and cobalt.
3. The semiconductor device of claim 2, wherein the first metal in the first metal silicide layer and the second metal in the second metal silicide layer both comprise titanium, the crystalline metal silicide layer comprises C54 TiSi, and the amorphous metal silicide layer comprises amorphous TiSi.
Description
BRIEF DESCRIPTION OF THE DRAWINGS
(1)
DESCRIPTION OF EMBODIMENTS
(2) This invention will be further explained with the following embodiment and the accompanying drawings, which are not intended to restrict the scope of this invention. For example, although the device as illustrated in the embodiment is a metal-gate fin device, this invention can also be applied to another kind of fin device or 3D device or even a planar device of which the process includes forming a SiP epitaxial layer.
(3)
(4) Referring to
(5) After the SiP epitaxial layer 114 is grown, a post-SiP cleaning process is usually performed, possibly using SC1 (or APM as Ammonia/Peroxide Mix) for surface clean.
(6) Referring to
(7) After that, the remaining metal layer 116 or the unreacted metal is removed (not shown), leaving the crystalline metal silicide layer 118. This process is usually called a stripping process.
(8) Referring to
(9) In addition, after the remaining metal layer 116 is removed but before the RMG process, SiGe epitaxial S/D regions may be formed for PMOS transistors (not shown).
(10) Referring to
(11) A second metal silicidation reaction between the barrier metal layer (132) and the SiP epitaxial layer 114 is performed by heating, by which silicon atoms pass through the crystalline metal silicide layer 118 for reaction, to form an amorphous metal silicide layer 136 on the crystalline metal silicide layer 118. When the first metal layer 132 includes titanium, the amorphous metal silicide layer 136 includes -TiSi. When the first metal layer 132 including Ni/Co, the amorphous metal silicide layer 136 contains nickel and cobalt. The heating is possibly carried out by a rapid thermal process (RTP). The second metal silicidation reaction is possibly conducted at a temperature between 550 C. and 600 C. The thickness of the amorphous metal silicide layer 136 may possibly range from 30 nm to 50 nm.
(12) In a particular embodiment, the metal layer 116 and the barrier layer 132+134 both include Ti/TiN, the crystalline metal silicide layer 118 includes C54 TiSi, and the amorphous metal silicide layer 136 includes -TiSi.
(13) Thereafter, the contact hole 130 is filled with a metal material to form a contact plug 140. The metal material of the contact plug 140 may include tungsten (W), cobalt, copper (Cu) or aluminum (Al).
(14) Because a crystalline metal silicide layer is formed on the SiP epitaxial layer to prevent oxidation, native oxide is not formed on the SiP epitaxial layer, so the contact resistance is lowered and a knob for Re-tuning between NMOS and PMOS is provided.
(15) This invention has been disclosed above in the preferred embodiments, but is not limited to those. It is known to persons skilled in the art that some modifications and innovations may be made without departing from the spirit and scope of this invention. Hence, the scope of this invention should be defined by the following claims.