VERTICAL TRANSISTOR AND THE FABRICATION METHOD
20170222049 ยท 2017-08-03
Inventors
Cpc classification
H10D64/513
ELECTRICITY
H10D30/635
ELECTRICITY
International classification
H01L29/66
ELECTRICITY
H01L29/417
ELECTRICITY
Abstract
A vertical transistor and the fabrication method. The transistor comprises a first surface and a second surface that is opposite to the first surface. A drift region of the first doping type, this drift region is located between the first surface and the second surface; at least one source region of the first doping type and the source region being located between the drift region and the first surface, with a first dielectric layer located between adjacent source regions; at least one drain region with said first doping type and said drain region being located between said drift region and said second surface, a gate being provided between adjacent drain regions. Said gate includes a gate electrode and a gate dielectric layer disposed between said gate electrode and said drift region, and the second dielectric layer being positioned between said gate electrode and said second surface.
Claims
1. A vertical transistor comprising: a first surface and a second surface positioned opposite to the first surface; a drift region with a first doping type, the drift region being located between the first surface and the second surface; at least one source region with the first doping type and the source region located between the drift region and the first surface, the first dielectric layer being located between adjacent source regions; at least one drain region with the first doping type and the drain region being located between said drift region and said second surface; and a gate being provided between adjacent drain regions; the gate including a gate electrode and a gate dielectric layer located between the gate electrode and the drift region, and the second dielectric layer being positioned between the gate electrode and the second surface.
2. The vertical transistor of claim 1 further comprising a source electrode located on said first surface and the drain electrode on the second surface.
3. The vertical transistor of claim 1, wherein the the first doping type is N-type.
4. The vertical transistor of claim 3, wherein the drift region is N-type doped GaN, with a thickness of 2-50 m.
5. The vertical transistor of claim 3, wherein the source region is heavily doped N-type GaN and the drain region is with heavily doped N-type GaN.
6. The vertical transistor of claim 1, wherein the gate electrode is selected from one of Ti, TiN, Ta, TaN, W, Al, Cu, Ag, Ni, Au, Cr, and polycrystalline silicon.
7. The vertical transistor of claim 1, wherein the gate dielectric layer comprises silicon oxide and the thickness of the gate dielectric layer is about 2-50 nm.
8. The vertical transistor of claim 1, wherein the dielectric layer comprises silicon oxide, SiON, or GaN, and the thickness of the first dielectric layer is about 20-100 nm.
9. The vertical transistor of claim 1, wherein the second dielectric layer comprises silicon oxide, SiON, or GaN, and the thickness of the first dielectric layer is about 20-100nm.
10. A system comprising: an integrated circuit having: a vertical transistor comprising: a first surface and a second surface positioned opposite to the first surface, a drift region with a first doping type, the drift region being located between the first surface and the second surface, at least one source region with the first doping type and the source region located between the drift region and the first surface, the first dielectric layer being located between adjacent source regions, at least one drain region with the first doping type and the drain region being located between said drift region and said second surface, and a gate being provided between adjacent drain regions; the gate including a gate electrode and a gate dielectric layer located between the gate electrode and the drift region, and the second dielectric layer being positioned between the gate electrode and the second surface.
12. The system of claim 10, further comprising a source electrode located on said first surface and the drain electrode on the second surface.
13. The system of claim 10, wherein the first doping type is N-type.
14. The system of claim 13, wherein the drift region is N-type doped GaN, with a thickness of 2-50 m.
15. The system of claim 13, wherein the source region is heavily doped N-type GaN and the drain region is with heavily doped N-type GaN.
16. The system of claim 10, wherein the gate electrode is selected from one of Ti, TiN, Ta, TaN, W, Al, Cu, Ag, Ni, Au, Cr, and polycrystalline silicon.
17. The system of claim 10, wherein the gate dielectric layer comprises silicon oxide and the thickness of the gate dielectric layer is about 2-50 nm.
18. The system of claim 10, wherein the dielectric layer comprises silicon oxide, SiON, or GaN, and the thickness of the first dielectric layer is about 20-100 nm.
19. The vertical transistor of claim 1 wherein the second dielectric layer comprises silicon oxide, SiON, or GaN, and the thickness of the first dielectric layer is about 20-100 nm.
19. The system of claim 10, wherein the second dielectric layer comprises silicon oxide, SiON, or GaN, and the thickness of the first dielectric layer is about 20-100 nm.
20. A method for implementing a vertical transistor, the method comprising: providing a first surface and a second surface; positioning the second surface opposite to the first surface; providing a drift region with a first doping type; positioning the drift region between the first surface and the second surface, wherein at least one source region with the first doping type and the source region located between the drift region and the first surface, the first dielectric layer being located between adjacent source regions, and at least one drain region with the first doping type and the drain region being located between said drift region and said second surface; and positioning a gate being between adjacent drain regions, wherein the gate includes a gate electrode and a gate dielectric layer located between the gate electrode and the drift region, and the second dielectric layer being positioned between the gate electrode and the second surface.
Description
BRIEF DESCRIPTION OF THE DRAWINGS
[0018]
[0019]
[0020]
[0021]
[0022]
[0023]
[0024]
[0025]
[0026]
[0027]
[0028]
[0029]
[0030]
[0031]
DETAILED DESCRIPTION
[0032] The vertical transistor and its fabrication method are described in more detail in conjunction with schematic views as follows. Wherein the preferred embodiment of the present invention is illustrated, it should be understood that those skilled in the art may modify the invention and may still realize the advantageous effects of the invention. Thus, the following description should be understood to be widely known by the skills in the art and should not be regarded as a limitation of the present invention.
[0033] The core idea of the present invention is to provide a vertical transistor, comprising: a first surface and a second surface opposite to the first surface; a drift region with the first doping type, said drift region is located between said first surface and the second surface; at least one source region with said first doping type and the source region is located between said drift region and said first surface, with the first dielectric layer located between adjacent source regions; at least one drain region with said first doping type and said drain region is located between said drift region and said second surface, with a gate provided between adjacent drain regions. Said gate includes a gate electrode and a gate dielectric layer located between said gate electrode and said drift region, the second dielectric layer is positioned between said gate electrode and said second surface. In the present invention, the source region, drain region and drift region all have the first doping type so that the transistor is the junction-less power transistor, thereby reducing the power consumption of the transistor.
[0034] The vertical transistor and its fabrication method in the present invention are described with reference to the drawings below.
[0035] Referring to
[0036] In addition, the vertical transistor further comprises a source electrode 290 on the first surface 201 and a drain electrode 280 on the second surface 202. The source electrode 290 is of Ti, Ni, Al, or Au. The thickness of the source electrode 290 is 50-200 nm. The drain electrode 280 is of Ti, Ni, Al, or Au. The thickness of the drain electrode 280 is 50-200 nm.
[0037] Accordingly, the present invention also provides a method for preparing a vertical transistor.
[0038] Step S1 is implemented with reference to
[0039] Step S2 is implemented with reference to
[0040] Step S3 is implemented with reference to
[0041] Step S4 is implemented with reference to
[0042] Step S5 is implemented with reference to
[0043] With reference to
[0044] With reference to
[0045] With reference to
[0046] With reference to
[0047] The step S6 is implemented with reference to
[0048] With reference to
[0049] The source region 220, the drift region 230, and drain region 240 in the vertical transistor of the present invention all have the first doping type and are N-type doped GaN. As a junction-less power transistor, it can be used to reduce power consumption. Furthermore, due to the contact of metal-oxide-semiconductor formed between the gate electrode 260 and the drift region 230 as well as the work function difference between GaN and the metal, a depletion region is formed between the gate dielectric layers 250. When the depletion region runs through the region between the gate dielectric layers 250, carriers fail to pass through them. However the application of a voltage on the gate enables carriers to pass through regions between the gate dielectric layers 250. The voltage is Vt, the threshold voltage of the vertical transistor, so that the vertical transistor of the present invention can control the switch of transistor through controlling the voltage value on the gate.
[0050] When reference to
[0051] In summary, the vertical transistor of the present invention includes a drift region, a source region, a drain region, and a gate. The drift region, the source region, and the drain region are of the first doping type, so that the vertical transistor is a junction-less transistor, reducing the power consumption of the transistor.
[0052] Obviously, those skilled in the art may make various modifications and variations of the present invention without departing from the spirit and scope of the invention. Thus, if such modifications and variations of the present invention fall in the claims of the invention and within the scope of equivalents technology, the present invention is also intended to encompass such changes and variations.