Tuning Tensile Strain on FinFET
20170213830 ยท 2017-07-27
Inventors
- Kuo-Cheng Ching (Zhubei City, TW)
- Zhi-Chang LIN (Zhubei City, TW)
- Guan-Lin Chen (Baoshan Township, TW)
- Ting-Hung Hsu (MiaoLi, TW)
- Jiun-Jia Huang (Beigang Township, TW)
Cpc classification
H10D84/0179
ELECTRICITY
H10D30/797
ELECTRICITY
H10D30/791
ELECTRICITY
H10D84/856
ELECTRICITY
H01L21/02356
ELECTRICITY
H10D30/792
ELECTRICITY
International classification
H01L21/02
ELECTRICITY
H01L29/417
ELECTRICITY
H01L29/66
ELECTRICITY
H01L29/06
ELECTRICITY
Abstract
A fin field effect transistor (FinFET) having a tunable tensile strain and an embodiment method of tuning tensile strain in an integrated circuit are provided. The method includes forming a source/drain region on opposing sides of a gate region in a fin, forming spacers over the fin, the spacers adjacent to the source/drain regions, depositing a dielectric between the spacers; and performing an annealing process to contract the dielectric, the dielectric contraction deforming the spacers, the spacer deformation enlarging the gate region in the fin.
Claims
1. A semiconductor device comprising: a first device comprising: a first fin; first source/drain regions in the first fin on opposing sides of a first channel region; a first gate electrode overlying the first channel region; and a first dielectric layer on opposing sides of the first gate electrode, the first gate electrode having substantially linear sidewalls; and a second device comprising: a second fin; second source/drain regions in the second fin on opposing sides of a second channel region; a second gate electrode overlying the second channel region; and a second dielectric layer on opposing sides of the second gate electrode, the second gate electrode having convex sidewalls projecting toward the second dielectric layer.
2. The semiconductor device of claim 1, wherein the first device is a p-type metal-oxide-semiconductor (PMOS) device, and the second device comprises an n-type metal-oxide-semiconductor (NMOS) device.
3. The semiconductor device of claim 1, further comprising a second spacer interposed between the second gate electrode and the second dielectric layer.
4. The semiconductor device of claim 3, further comprising a first spacer interposed between the first gate electrode and the first dielectric layer.
5. The semiconductor device of claim 1, wherein the second device has a longer channel than the first device.
6. The semiconductor device of claim 1, wherein the first dielectric layer comprises a different material than the second dielectric layer.
7. The semiconductor device of claim 1, wherein the second dielectric layer is more dense than the first dielectric layer.
8. A semiconductor device comprising: a fin extending from a substrate; source/drain regions in the fin on opposing sides of a channel region; a gate over the channel region; a contracted dielectric disposed over the source/drain regions; and spacers interposed between the gate and the contracted dielectric, the spacers having a concave surface extending toward the contracted dielectric.
9. The semiconductor device of claim 8, wherein a contour of sidewalls of the contracted dielectric is equivalent to a contour of the spacers.
10. The semiconductor device of claim 8, wherein the contracted dielectric has been reduced in size about 15% to about 18% relative to an original size of the contracted dielectric.
11. The semiconductor device of claim 8, wherein the contracted dielectric is vertically aligned with the source/drain regions.
12. The semiconductor device of claim 8, further comprising an interfacial oxide and a high-k dielectric interposed between the fin and the gate.
13. The semiconductor device of claim 8, wherein the gate comprises a metal gate electrode.
14. A semiconductor device comprising: a first device comprising: a first fin; first source/drain regions in the first fin on opposing sides of a first channel region; a first gate electrode overlying the first channel region; and a first dielectric layer on opposing sides of the first gate electrode, the first gate electrode having convex sidewalls projecting toward the first dielectric layer; a second device comprising: a second fin; second source/drain regions in the second fin on opposing sides of a second channel region; a second gate electrode overlying the second channel region, sidewalls of the second gate electrode having a different shape than sidewalls of the first gate electrode; and a second dielectric layer on opposing sides of the second gate electrode; and an interlayer dielectric layer over the first fin and the second fin, the interlayer dielectric layer extending along sidewalls of the first dielectric layer and the second dielectric layer.
15. The semiconductor device of claim 14, wherein the second gate electrode has linear sidewalls.
16. The semiconductor device of claim 14, wherein the first device is an NMOS device.
17. The semiconductor device of claim 14, further comprising spacers interposed between the first gate electrode and the first dielectric layer, the spacers having curved sidewalls facing the first gate electrode.
18. The semiconductor device of claim 14, wherein the first dielectric layer and the second dielectric layer are different materials.
19. The semiconductor device of claim 14, wherein the first gate electrode has a first height, the second gate electrode has a second height, the first height being different than the second height.
20. The semiconductor device of claim 14, wherein the first dielectric layer is denser than the second dielectric layer.
Description
BRIEF DESCRIPTION OF THE DRAWINGS
[0006] For a more complete understanding of the present disclosure, and the advantages thereof, reference is now made to the following descriptions taken in conjunction with the accompanying drawing, in which:
[0007]
[0008]
[0009]
[0010]
[0011]
[0012]
[0013]
[0014] Corresponding numerals and symbols in the different figures generally refer to corresponding parts unless otherwise indicated. The figures are drawn to clearly illustrate the relevant aspects of the embodiments and are not necessarily drawn to scale.
DETAILED DESCRIPTION OF ILLUSTRATIVE EMBODIMENTS
[0015] The making and using of the present embodiments are discussed in detail below. It should be appreciated, however, that the present disclosure provides many applicable inventive concepts that can be embodied in a wide variety of specific contexts. The specific embodiments discussed are merely illustrative, and do not limit the scope of the disclosure.
[0016] The present disclosure will be described with respect to embodiments in a specific context, namely a FinFET. The disclosure may also be applied, however, to other integrated circuits, electronic structures, and the like.
[0017] Referring now to
[0018] Referring now to
[0019] Referring now to both
[0020] Referring now to
[0021] Referring collectively to
[0022] After the fins 36 have been formed, an oxide deposition process is performed to generate the shallow trench isolation (STI) regions 38 on opposing sides of the fins 36. Thereafter, a chemical-mechanical polishing (CMP) process is performed to smooth the top surface of the device. Next, the hard mask 32 shown in
[0023] After the hard mask 32 has been removed, a well implantation and an annealing step are performed. Thereafter, a dummy gate oxide 40 (i.e., IO OX) (see
[0024] Still referring to
[0025] Next, as shown in
[0026] As shown in
[0027] Next, referring collectively to
[0028] After the polysilicon layer 42 has been removed, an extra annealing process is performed. In an embodiment, the extra annealing process is performed at a temperature of between about 500 C. to about 650 C., for a time of between about 60 minutes to about 120 minutes, and/or at a pressure of about 1 atmosphere. In other embodiments, other temperatures, times, and pressures may be employed in order to achieve desired results.
[0029] In an embodiment, the annealing process causes elements such as, for example, nitrogen and hydrogen, to be off gassed from dielectric 48 as shown in
[0030] The contraction or shrinking of the dielectric 48 bends or otherwise deforms the spacers 50 in the n-type FinFET 20 as shown in
[0031] Still referring to
[0032] In an embodiment, a middle portion of each of the spacers 50 in
[0033] After the extra annealing process has been performed and the spacers 50 of the n-type FET 20 bent or deformed as shown in
[0034] After the gate electrode structure 56 has been formed in the n-type FinFET 20 as shown in
[0035] Thereafter, the dummy gate oxide 40 in
[0036] Referring to
[0037] Referring now to
[0038] The n-type FinFETs 70, 74 in
[0039] Unlike the transistors in
[0040] Referring now to
[0041] In
[0042] An embodiment method of method of tuning tensile strain in an integrated circuit includes forming a source/drain region on opposing sides of a gate region in a fin, forming spacers over the fin, the spacers adjacent to the source/drain regions, depositing a dielectric between the spacers; and performing an annealing process to contract the dielectric, the dielectric contraction deforming the spacers, the spacer deformation enlarging the gate region in the fin.
[0043] An embodiment fin field effect transistor (FinFET) having a tunable tensile strain includes a source/drain region on opposing sides of an enlarged gate region in a fin, a contracted dielectric disposed over the source/drain regions, and spacers disposed over the fin, an amount of deformation of the spacers due to the contracted dielectric and contributing to a length of the enlarged gate region in the fin.
[0044] An embodiment integrated circuit having a tunable tensile strain includes a p-type metal-oxide-semiconductor (PMOS) device with a first gate region, and an n-type metal-oxide-semiconductor (NMOS) device adjacent the PMOS device, the NMOS device including deformed spacers on opposing sides of a contracted dielectric, the deformed spacers adjacent a second gate region, a length of the second gate region greater than a length of the first gate region.
[0045] While the disclosure provides illustrative embodiments, this description is not intended to be construed in a limiting sense. Various modifications and combinations of the illustrative embodiments, as well as other embodiments, will be apparent to persons skilled in the art upon reference to the description. It is therefore intended that the appended claims encompass any such modifications or embodiments.