Computer modules with small thicknesses and associated methods of manufacturing
09717157 ยท 2017-07-25
Assignee
Inventors
Cpc classification
H01L25/18
ELECTRICITY
Y10T29/4913
GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
H01L2224/0401
ELECTRICITY
H01L2224/0401
ELECTRICITY
H01L2924/00012
ELECTRICITY
H01L2924/00014
ELECTRICITY
H05K3/3436
ELECTRICITY
H01L2225/06555
ELECTRICITY
H01L2225/06513
ELECTRICITY
H01L2924/00011
ELECTRICITY
H01L2924/00014
ELECTRICITY
H01L2924/00012
ELECTRICITY
Y10T29/49126
GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
H01L2924/00011
ELECTRICITY
H01L2224/32225
ELECTRICITY
H05K7/02
ELECTRICITY
H01L2225/1058
ELECTRICITY
H05K1/182
ELECTRICITY
H05K2201/10545
ELECTRICITY
H01L2224/32225
ELECTRICITY
H01L2225/0651
ELECTRICITY
H01L2924/00
ELECTRICITY
H01L2924/19104
ELECTRICITY
H05K2203/1572
ELECTRICITY
H05K1/183
ELECTRICITY
H05K2201/10727
ELECTRICITY
H01L24/73
ELECTRICITY
H01L2924/00
ELECTRICITY
International classification
H05K1/18
ELECTRICITY
H01L25/065
ELECTRICITY
H05K1/11
ELECTRICITY
Abstract
Computer modules with small thicknesses and associated methods of manufacturing are disclosed. In one embodiment, the computer modules can include a module substrate having a module material and an aperture extending at least partially into the module material. The computer modules can also include a microelectronic package carried by the module substrate. The microelectronic package includes a semiconductor die carried by a package substrate. At least a portion of the semiconductor die extends into the substrate material via the aperture.
Claims
1. A computer module, comprising: a module substrate having a module material and an aperture extending at least partially into the module material, wherein the module substrate has an exterior surface; and a microelectronic package carried by the module substrate, the microelectronic package having: (a) a package substrate having a first side that faces the module substrate and a second side opposite the first side, wherein the second side is an outermost surface of the microelectronic package, and wherein the outermost surface of the microelectronic package is spaced outwardly apart from the exterior surface of the module substrate; (b) a plurality of memory semiconductor dies carried in a stacked arrangement at only the first side of the package substrate such that all of the plurality of memory semiconductor dies are at least partially within an aperture, wherein individual memory semiconductor dies are aligned in a stacked direction, wherein the plurality of memory semiconductor dies include at least three memory semiconductor dies; and (c) a processor die attached to the memory semiconductor dies in the aperture, wherein the processor die is attached to one of the plurality of memory semiconductor dies that is furthest away from the first side of the package substrate of the plurality of memory semiconductor dies; wherein at least a portion of the plurality of semiconductor dies extends into the substrate material via the aperture.
2. The computer module of claim 1 wherein the module substrate includes a plurality of bond sites on the exterior surface of the module substrate and adjacent to the aperture, and wherein the microelectronic package includes a plurality of contact pads aligned with the individual bond sites.
3. The computer module of claim 1 wherein the module substrate includes a plurality of bond sites on the exterior surface of the module substrate and adjacent to the aperture, and wherein the microelectronic package includes a plurality of contact pads aligned with the individual bond sites, and further wherein the computer module includes a plurality of electric couplers between individual bond sites and corresponding contact pads while the semiconductor die extends into the substrate material via the aperture.
4. The computer module of claim 1 wherein the aperture has a depth equal to a thickness of the module substrate.
5. The computer module of claim 1 wherein the aperture has a depth less than a thickness of the module substrate.
6. The computer module of claim 1 wherein the aperture has a depth equal to a thickness of the module substrate, and wherein the plurality of memory semiconductor dies extends from the package substrate for a distance less than the depth of the aperture.
7. The computer module of claim 1 wherein the aperture has a depth equal to a thickness of the module substrate, and wherein the plurality of memory semiconductor dies extends from the package substrate for a distance less than half of the depth of the aperture.
8. The computer module of claim 1 wherein the aperture has a depth equal to a thickness of the module substrate, and wherein the plurality of memory semiconductor dies extends from the package substrate for a distance equal to or less than the depth of the aperture.
9. A microelectronic package system, comprising: a substrate having a first surface, a second surface opposite the first surface, wherein the first and second surfaces define exterior surfaces of the substrate; an aperture at least partially extends from the first surface to the second surface, wherein the aperture is configured to receive at least a portion of a microelectronic package; a plurality of bond sites proximate to the aperture; the microelectronic package at least partially received in the aperture, the microelectronic package including: a package substrate with a first face that faces the substrate and a second face opposite the first face, wherein the second face is an outermost surface of the microelectronic package, and wherein the outermost surface of the microelectronic package is spaced outwardly apart from the first surface of the substrate; a plurality of memory semiconductor dies carried in a stacked arrangement at only the first face of the package substrate, wherein individual memory semiconductor dies are aligned in a stacked direction, wherein the plurality of memory semiconductor dies includes at least three memory semiconductor dies; and a processor die attached to one of the memory semiconductor dies in the aperture, wherein the processor die is attached to one of the plurality of memory semiconductor dies that is furthest away from the first face of the package substrate of the plurality of memory semiconductor dies.
10. The microelectronic package system of claim 9 wherein the aperture extends completely between the first and second surfaces.
11. The microelectronic package system of claim 9 wherein the aperture extends completely between the first and second surfaces, the aperture having a rectangular uniform cross-section between the first and second surfaces.
12. The microelectronic package system of claim 9, further comprising a second package substrate with a first face that faces the substrate and a second face opposite the first face, wherein the first face of the second package substrate faces the first package substrate.
13. A computer module, comprising: a substrate having an aperture extending at least partially into the substrate, wherein the substrate has an exterior surface; and a microelectronic package carried by the substrate, the microelectronic package having: (a) a package substrate having a first side that faces the substrate and a second side opposite the first side, wherein the second side is an outermost surface of the microelectronic package, and wherein the outermost surface of the package substrate is spaced outwardly apart from the exterior surface of the substrate; (b) at least four memory semiconductor dies carried in a stacked arrangement at only the first side of the package substrate such that each of the memory dies is at least partially within the aperture, wherein individual memory semiconductor dies are aligned in a stacked direction; and (c) a processor die attached to one of the memory dies in the aperture, wherein the processor die is attached to one of the at least four memory semiconductor dies that is furthest away from the first side of the package substrate of the plurality of memory semiconductor dies.
14. The computer module of claim 13 wherein the substrate includes a plurality of bond sites on the exterior surface of the substrate and adjacent to the aperture, and wherein the microelectronic package includes a plurality of contact pads aligned with the individual bond sites.
15. The computer module of claim 13 wherein the substrate includes a plurality of bond sites on the exterior surface of the substrate and adjacent to the aperture, and wherein the microelectronic package includes a plurality of contact pads aligned with the individual bond sites, and further wherein the computer module includes a plurality of electric couplers between individual bond sites and corresponding contact pads while the semiconductor die extends into the substrate via the aperture.
16. The computer module of claim 13 wherein the aperture has a depth equal to a thickness of the substrate.
17. The computer module of claim 13 wherein the aperture has a depth less than a thickness of the substrate.
18. A computer module, comprising: a substrate having an aperture extending at least partially into the substrate, wherein the substrate has an exterior surface; and two microelectronic packages carried by the substrate, the microelectronic packages each having: (a) a package substrate having a first side that faces the substrate and a second side opposite the first side, wherein the second side is an outermost surface of the microelectronic package, and wherein the outermost surface of the package substrate is spaced outwardly apart from the exterior surface of the substrate; (b) a plurality of memory semiconductor dies carried in a stacked arrangement at only the first side of the package substrate such that all of the memory dies are at least partially within the aperture, wherein individual memory semiconductor dies are aligned in a stacked direction, wherein the plurality of memory semiconductor dies includes at least three memory semiconductor dies; and (c) a processor die attached to one of the memory dies in the aperture, wherein the processor die is attached to one of the plurality of memory semiconductor dies that is furthest away from the first side of the package substrate of the plurality of memory semiconductor dies.
19. The computer module of claim 18 wherein the plurality of memory dies are encapsulated in an encapsulant.
Description
BRIEF DESCRIPTION OF THE DRAWINGS
(1)
(2)
(3)
(4)
(5)
DETAILED DESCRIPTION
(6) Specific details of several embodiments of the disclosure are described below with reference to computer modules with small thicknesses and associated methods of manufacturing. The computer modules can carry at least one microelectronic package having a plurality of stacked dies. Typical microelectronic packages include microelectronic circuits or components, thin-film recording heads, data storage elements, microfluidic devices, and other components manufactured on microelectronic substrates. Micromachines and micromechanical devices are included within this definition because they are manufactured using technology similar to that used in the fabrication of integrated circuits. Microelectronic substrates can include semiconductor pieces (e.g., doped silicon wafers or gallium arsenide wafers), non-conductive pieces (e.g., various ceramic substrates), or conductive pieces. A person skilled in the relevant art will also understand that the disclosure may have additional embodiments, and that the disclosure may be practiced without several of the details of the embodiments described below with reference to
(7)
(8) In certain embodiments, the substrate material 103 can include a printed circuit board that has a first surface 106a opposite a second surface 106b and a first edge 108a opposite a second edge 108b. The first and second edges 108a and 108b extend between the first and second surfaces 106a and 106b. In the illustrated embodiment, the substrate material 103 includes a sheet-like structure with a generally rectangular shape. In other embodiments, the substrate material 103 can include other types of structure with other desired shapes. Even though the substrate material 103 is shown in
(9) The aperture 110 can be shaped and sized to accommodate at least a portion of the microelectronic packages 104. In the illustrated embodiment, the aperture 110 has a generally rectangular cross-section and extends between the first and second surfaces 106a and 106b of the substrate material 103 at a depth D. As a result, the depth D of the aperture 110 generally equals to the thickness of the module substrate 102. In other embodiments, the aperture 110 can have a stepped cross-section, a curved cross-section, a partially curved cross-section, and/or other suitable cross-sectional geometries corresponding to the geometry of the microelectronic packages 104. In yet further embodiments, the aperture 110 may extend only partially between the first and second surfaces 106a and 106b with a depth that is less than D. The aperture 110 may be formed by cutting, punching, etching, and/or other suitable techniques for removing a portion of the substrate material 103.
(10) The microelectronic packages 104 can include a package substrate 118 carrying one or more semiconductor dies 130 (not shown in
(11) In certain embodiments, the depth D of the aperture 110 can be larger than twice the height d of the encapsulant 120 with the encapsulated semiconductor dies 130 as follows:
D2d
(12) As a result, the encapsulated semiconductor dies 130 of both the microelectronic packages 104 can be completely inside the aperture 110 of the module substrate 102. In other embodiments, the depth D of the aperture 110 can be larger than the height d of the encapsulant 120 with the encapsulated semiconductor dies 130 but less than twice the height d as follows:
2d>Dd
(13) As a result, in certain embodiments, the encapsulated semiconductor dies 130 of both the microelectronic packages 104 can be partially inside the aperture 110. In other embodiments, the encapsulated semiconductor dies 130 of one microelectronic package 104 may be substantially inside the aperture 110, and those of the other microelectronic package 104 may be only partially inside the aperture 110. In further embodiments, the depth D of the aperture 110 can be less than the height d of the encapsulant 120 with the encapsulated semiconductor dies 130 as follows:
D<d
As a result, the encapsulated semiconductor dies 130 of the microelectronic packages 104 may be partially inside the aperture 110.
(14) During assembly, a plurality of electric couplers 124 (e.g., solder bumps, gold bumps, etc., not shown in
(15) Several embodiments of the computer module 100 can have a reduced thickness when compared to conventional computer modules. By at least partially inserting the microelectronic packages 104 into the aperture 110 of the module substrate 102, the microelectronic packages 104 can have a reduced height from the first and/or second surfaces 106a and 106b of the module substrate 102. Accordingly, the microelectronic packages 104 may incorporate a larger number of stacked semiconductor dies 130 with a reduced impact on the thickness of the computer module 100 when compared to conventional computer modules.
(16) Even though the computer module 100 is shown in
(17)
(18) In certain embodiments, the microelectronic packages 104 individually include a processor die 138 encapsulated in the encapsulant 120. In the illustrated embodiment, the processor die 138 is electrically coupled to one of the semiconductor dies 130 with a plurality of conductive couplers 142 (e.g., solder balls). In other embodiments, the processor die 138 may be coupled to the second surface 119b of the package substrate 118 as shown in
(19) In the embodiment shown in
(20) In another embodiment, as shown in
(21) In further embodiments, as shown in
(22) As shown in
(23) Even though the module substrate 502 is shown to have the recess 103 on the first side 102a, in other embodiments, the module substrate 502 may include the recess 103 on the second side 102b. In further embodiments, the module substrate 502 may include the recess 103 on the first side 102a and another recess (not shown) on the second side 102b. In yet further embodiments, the recess 103 may be omitted.
(24) From the foregoing, it will be appreciated that specific embodiments of the disclosure have been described herein for purposes of illustration, but that various modifications may be made without deviating from the disclosure. In addition, many of the elements of one embodiment may be combined with other embodiments in addition to or in lieu of the elements of the other embodiments. Accordingly, the disclosure is not limited except as by the appended claims.