METHOD FOR FABRICATING SEMICONDUCTOR DEVICE STRUCTURE AND PRODUCT THEREOF
20170200650 ยท 2017-07-13
Inventors
Cpc classification
H10D30/605
ELECTRICITY
H10D84/856
ELECTRICITY
International classification
H01L21/8234
ELECTRICITY
H01L29/08
ELECTRICITY
H01L27/088
ELECTRICITY
Abstract
A method for fabricating a semiconductor device structure is shown. A gate dielectric layer is formed on a substrate. A portion of the gate dielectric layer, which is located on a part of the substrate in which an S/D region is to be formed, is removed. A gate electrode is formed on the remaining gate dielectric layer. A spacer is formed on the sidewall of the gate electrode and the sidewall of the gate dielectric layer. The S/D region is then formed in the part of the substrate beside the spacer.
Claims
1. A method for fabricating a semiconductor device structure, comprising: forming a first gate dielectric layer on a substrate; removing a portion of the first gate dielectric layer that is located on a part of the substrate in which a first source/drain region is to be formed; forming a first gate electrode on the remaining first gate dielectric layer; forming a first spacer on a sidewall of the first gate electrode and a sidewall of the remaining first gate dielectric layer; and forming the first source/drain region in the part of the substrate beside the first spacer, wherein the remaining first gate dielectric layer, the first gate electrode, the first spacer and the first source/drain region belong to a first MOS device.
2. The method of claim 1, wherein a width of the remaining first gate dielectric layer is larger than a width of the first gate electrode.
3. The method of claim 1, wherein the first gate dielectric layer comprises a gate oxide layer.
4. The method of claim 1, further comprising: forming a source/drain extension region of the first MOS device in the substrate before the first gate dielectric layer is formed.
5. The method of claim 1, wherein the first MOS device is a high-voltage device.
6. The method of claim 1, wherein the first MOS device is formed simultaneously with a second MOS device that comprises a second gate dielectric layer, a second gate electrode, a second spacer and a second source/drain region.
7. The method of claim 6, wherein in forming the first gate dielectric layer on the substrate, the first gate dielectric layer is also formed on the substrate of the second MOS device, and in removing the portion of the first gate dielectric layer, the first gate dielectric layer formed on the substrate of the second MOS device is also removed.
8. The method of claim 6, further comprising: forming the second gate dielectric layer, after the portion of the first gate dielectric layer is removed but before the first gate electrode is formed, wherein the second gate dielectric layer is thinner than the first gate dielectric layer.
9. The method of claim 8, wherein the first MOS device is a high-voltage device and the second MOS device is a low-voltage device.
10. The method of claim 9, wherein the high-voltage device is an input/output (IO) device and the low-voltage device is a core device.
11. method of claim 6, further comprising: forming the second gate electrode on the second gate dielectric layer while the first gate electrode is formed; forming the second spacer on a sidewall of the second gate electrode while the first spacer is formed; and forming the second source/drain region in the substrate beside the second spacer while the first source/drain region is formed.
12. The method of claim 11, further comprising: forming a source/drain extension region of the second MOS device in the substrate, after the first gate electrode and the second gate electrode are formed but before the first spacer and the second spacer are formed.
13. A semiconductor device structure, comprising: a first gate dielectric layer on a substrate; a first gate electrode on the first gate dielectric layer; a first spacer on a sidewall of the first gate electrode and a sidewall of the first gate dielectric layer; and a first source/drain region in the substrate beside the first spacer, wherein the first gate dielectric layer, the first gate electrode, the first spacer and the first source/drain region belong to a first MOS device.
14. The semiconductor device structure of claim 13, wherein a width of the first gate dielectric layer is larger than a width of the first gate electrode.
15. The semiconductor device structure of claim 13, wherein the first gate dielectric layer comprises a gate oxide layer.
16. The semiconductor device structure of claim 13, further comprising, in the substrate, a source/drain extension region connected to the first source/drain region.
17. The semiconductor device structure of claim 13, wherein the first MOS device is a high-voltage device.
18. The semiconductor device structure of claim 13, further comprising a second MOS device that comprises: a second gate dielectric layer, which is thinner than the first gate dielectric layer; a second gate electrode on the second gate dielectric layer; a second spacer on a sidewall of the second gate electrode; and a second source/drain region in the substrate beside the second spacer.
19. The semiconductor device structure of claim 18, further comprising: a first source/drain extension region connected to the first source/drain region, in the substrate of the first MOS device; and a second source/drain extension region connected to the second source/drain region, in the substrate of the second MOS device.
20. The semiconductor device structure of claim 18, wherein the first MOS device is a high-voltage device and the second MOS device is a low-voltage device.
21. The semiconductor device structure of claim 20, wherein the high-voltage device is an input/output (IO) device and the low-voltage device is a core device.
Description
BRIEF DESCRIPTION OF THE DRAWINGS
[0014]
[0015]
DESCRIPTION OF EMBODIMENTS
[0016] This invention will be further explained with the following embodiment and the accompanying drawings, which are not intended to restrict the scope of this invention. For example, although in the illustrated embodiment the first MOS device is an HV device that is formed simultaneously with a second MOS device being an LV device, this invention can also be applied to a case where the first MOS device is another kind of MOS device whose gate dielectric layer would affect the uniformity of the S/D junctions thereof, or a case forming only HV devices.
[0017]
[0018] Referring to
[0019] Source/drain extension regions 104 of the HV MOS device are formed in the substrate 100 in the first area 10, using a correspondingly patterned mask layer (not shown). A thick gate dielectric layer 106a of the HV device is then formed on the substrate 100 in the first area 10, while a dielectric layer 106b of the same material and thickness is formed on the substrate 100 in the second area 20. To match the high operation voltage, the thick gate dielectric layer 106a of the HV device has a thickness of, for example, 100 to 1200 angstroms. The gate dielectric layer 106a may include a gate oxide layer, for example.
[0020] Referring to
[0021] The mask pattern for patterning the gate dielectric layer 106a is designed such that the remaining gate dielectric layer 106c has a width larger than that of the gate electrode to be formed later. As shown in
[0022] Referring to
[0023] Thereafter, a gate electrode 114a of the HV device is formed on the thick gate dielectric layer 106c in the first area 10 for the HV device, while a gate electrode 114b of the same material and thickness of the LV device is formed on the thin gate dielectric layer 112b in the second area 20 for the LV device. The material of the gate electrodes 114a and 114b may be doped polysilicon, for example.
[0024] Referring to
[0025] Referring to
[0026] Referring to
[0027] Since the portion of the thick gate dielectric layer 106a that is located on the part of the substrate to be formed with the S/D regions 130a of the HV device therein is removed in advance, the ion implantation of the S/D regions 130a of the HV device does not pass through the thick gate dielectric layer 106a, so that the uniformity of the shallow S/D junction of the HV device is reduced and the variation of the breakdown voltage of the HV device is reduced.
[0028] This invention has been disclosed above in the preferred embodiments, but is not limited to those. It is known to persons skilled in the art that some modifications and innovations may be made without departing from the spirit and scope of this invention. Hence, the scope of this invention should be defined by the following claims.