APPARATUSES INCLUDING AND METHODS FOR MEMORY SUBWORD DRIVER CIRCUITS WITH REDUCED GATE INDUCED DRAIN LEAKAGE
20230078117 · 2023-03-16
Assignee
Inventors
Cpc classification
G11C11/4085
PHYSICS
International classification
Abstract
Apparatuses including and methods for memory subword driver circuits with reduced gate induced drain leakage are described. An example apparatus includes a first subword line and a second subword line coupled to the first subword line by a first common transistor where, in response to a test mode signal, a voltage of each of the first and second subword lines is raised to a first voltage and a gate voltage of the first common transistor is raised to a second voltage. In another example apparatus first and second subword drivers are coupled to the first and second subword lines respectively, and a driver circuit is coupled to the first and second subword drivers. The driver circuit outputs a first high signal to cause the first and second subword lines to rise to the first voltage and the gate voltage of the first common transistor to rise to the second voltage.
Claims
1. An apparatus comprising: a first subword line; and a second subword line coupled to the first subword line by a first common transistor; wherein, in response to a test mode signal, a voltage of each of the first and second subword lines is raised to a first voltage from a third voltage and a gate voltage of the first common transistor is raised to a second voltage that is between the first and third voltages.
2. The apparatus of claim 1, wherein, in a memory access operation, a voltage of a selected subword line is raised to the first voltage from the third voltage, and a voltage of non-selected subword lines are lowered to the third voltage.
3. The apparatus of claim 1, further comprising: first and second subword drivers coupled to the first and second subword lines respectively; and a driver circuit coupled to the first and second subword drivers; wherein, in response to the test mode signal, the driver circuit provides a first active signal to the first and second subword drivers to cause the first and second subword lines to be driven to the first voltage and the gate voltage of the first common transistor to be driven to the second voltage.
4. The apparatus of claim 1, further comprising: a third subword line coupled to an off-state word line voltage through a second common transistor; and a fourth subword line coupled to the off-state word line voltage through a third common transistor, wherein, in response to the test mode signal, the second and third common transistors are configured to be turned off.
5. The apparatus of claim 1, further comprising: a word driver coupled to a plurality of subword drivers, each of the plurality of subword drivers is configured to drive an even subword line or an odd subword line, each coupled to a plurality of memory cells; a driver circuit block comprising an even driver circuit and an odd driver circuit, the even driver circuit coupled to a plurality of even subword drivers and the odd driver circuit coupled to a plurality of odd subword drivers.
6. The apparatus of claim 1, further comprising: a test mode circuit configured to provides the test mode signal.
7. The apparatus of claim 6, wherein the test mode circuit comprises a spare logic.
8. The apparatus of claim 1, wherein the second voltage is higher than a ground voltage.
9. The apparatus of claim 1, wherein the first voltage is equal to or higher than the second voltage.
10. A method comprising: entering a test mode, in response to a test signal; raising a voltage of each of first and second subword lines to a first voltage from a third voltage, and raising a voltage of a gate of a first common transistor coupled between the first and second subword lines to a second voltage between the first and third voltages.
11. The method of claim 10, wherein the entering the test mode comprises: activating a test mode switch to provide a switch signal to driver circuits; causing the driver circuits to activate subword drivers, and causing the subword drivers to drive the first and second subword lines.
12. The method of claim 10, wherein the second voltage is higher than a ground voltage.
13. The method of claim 12, wherein the first voltage is equal to or higher than the second voltage.
14. The method of claim 10, further comprising: raising a voltage of sources of two p-type transistors driving the first and second subword lines respectively to the first voltage.
15. The method of claim 10, wherein the first subword line is driven by a first p-type transistor and a first n-type transistor coupled in series and gates of the first p-type transistor and the first n-type transistor are coupled to a first word line, and the second subword line is driven by a second p-type transistor and a second n-type transistor coupled in series and gates of the second p-type transistor and the second n-type transistor are coupled to a second word line.
16. A semiconductor memory device comprising: a test mode switch configured to cause the semiconductor memory device to activate a stress test in response to a test mode signal, and a common transistor configured to share voltages of a first subword line and a second subword line when a first voltage of a gate of the common transistor is higher than a threshold voltage of the common transistor; wherein the first voltage is higher than a ground level voltage and a second voltage of the first and second subword lines is higher than the threshold voltage during the stress test.
17. The semiconductor memory device of claim 16, further comprising: a first subword driver coupled to the first subword line; and a second subword driver coupled to the second subword line, wherein the first and second subword drivers are configured to raise the first and second subword lines to the second voltage during the stress test mode.
18. The semiconductor memory device of claim 16, further comprising: a driver circuit, coupled to the gate of the common transistor, configured to output a control signal in response to the test mode signal, wherein the control signal is at the first voltage during the stress test.
19. The semiconductor memory device of claim 18, wherein the control signal is at the ground level voltage during an activation and precharge phase.
20. An apparatus comprising: a first subword line coupled to a drain of a first n-type transistor and a drain of a first p-type transistor; a second subword line coupled to a drain of a second n-type transistor and a drain of a second p-type transistor; a first common transistor configured to provide the first subword line to an off-state word line voltage, and a second common transistor configured to provide the second subword line to the off-state word line voltage, wherein the first and second subword lines are disposed in an edge area of a memory mat, wherein, in an activation and precharge phase, a gate voltage of each of the first and second n-type transistors and the first and second p-type transistors is lowered to a ground level voltage, a voltage of the sources of the first and second p-type transistors is raised to a second voltage and a gate voltage of the first and second common transistors is lowered to the ground level voltage from a first voltage.
21. The apparatus of claim 20, wherein, in response to a test mode signal, the gate voltage of each of the first and second common transistors remains the same.
22. The apparatus of claim 20, wherein the second voltage is higher than the off-state word line voltage.
23. The apparatus of claim 20, wherein the first voltage is lower than the second voltage.
24. The apparatus of claim 20, wherein the apparatus is a semiconductor memory device.
Description
BRIEF DESCRIPTION OF THE DRAWINGS
[0003]
[0004]
[0005]
[0006]
[0007]
[0008]
[0009]
[0010]
[0011]
DETAILED DESCRIPTION
[0012] Certain details are set forth below to provide a sufficient understanding of examples of various embodiments of the disclosure. However, it is appreciated that examples described herein may be practiced without these particular details. Moreover, the particular examples of the present disclosure described herein should not be construed to limit the scope of the disclosure to these particular examples. In other instances, well-known circuits, control signals, timing protocols, and software operations have not been shown in detail in order to avoid unnecessarily obscuring embodiments of the disclosure. Additionally, terms such as “couples” and “coupled” mean that two components may be directly or indirectly electrically coupled. Indirectly coupled may imply that two components are coupled through one or more intermediate components. Shapes and dimensions of the various semiconductor structures shown by the drawings are not to scale. For example, the schematic diagrams are provided merely as examples, and the dimensions may be modified for an actual semiconductor memory device.
[0013]
[0014] In some examples, the semiconductor memory device 10 may include multiple memory cell arrays 11 arranged in multiple memory banks. The semiconductor memory device 10 may also include multiple row decoder circuits 12 and multiple column decoder circuits, each coupled to a respective memory cell array 11.
[0015] Commands included in command address (CA) signals provided to command and address terminals 21 are input to a command decoder circuit 34 via a command/address input circuit 31. The command decoder circuit 34 decodes the commands to provide various internal command signals. For example, the internal commands may include a row command signal to select a word line, a column command signal, such as a read command or a write command, to select a data line, and a test mode signal to allow the semiconductor memory device to enter a test mode.
[0016] When an activation command is issued and a row address is timely supplied with the activation command, and a column address is timely supplied with a read command, read data is read from a memory cell MC in the memory cell array 11 designated by these row address and column address. More specifically, the row decoder circuit 12 selects a word line WL, FX driver line FX, and subword line SWL indicated by the row address RA so that the associated memory cell MC is subsequently connected to the data line DL. Further, when the memory cell MC is selected by the row address and the associated row is activated by the activation command, the word line WL may be active and the FX driver line FX may be active. This results in the subword line SWL being active. Conversely, when the memory cell MC is not selected, e.g., in a precharge operation, the FX driver line FX may be inactive, and the word line WL may also be inactive. This drives the subword line SWL to a non-active potential, e.g., off-state word line voltage VNWL. With further reference to
[0017] Similarly, when the activation command is issued and a row address are timely supplied with the activation command, and a column address is timely supplied with a write command, the input/output circuit 17 may receive write data DQ at the data terminals 24. The write data DQ is supplied via the input/output circuit 17 and the read/write amplifier 15 to the memory cell array 11 and written in the memory cell MC designated by the row address and the column address.
[0018] In some examples, when a test mode is activated, a stress test such as an All Row High (ARH) stress test may be performed. During the ARH stress test, an off state current for transistors in the semiconductor memory device may add up to a significant level. For example, all of the subword lines in the semiconductor are raised to a high voltage level (VCCP, e.g., 3.1 v) in the ARH stress test. Thus, the gate induced drain leakage (GIDL) current by transistors coupling the subword lines may contribute greatly to a total current needed to be supplied by a memory tester during the ARH stress test. This may undermine the maximum current supplying capacity of the memory tester. GIDL current became more noticeable in a semiconductor memory device as the ioff current of a transistor fabricated by the high performance cmos (HPC) process increased, particularly, at a high temperature.
[0019] Power supply terminals 25 are supplied with power supply voltages VDD1, VDD2, and VSS. These power supply voltages VDD1, VDD2, and VSS are supplied to an internal voltage generator circuit 39. The internal voltage generator circuit 39 provides various internal voltages, such as, VPP, VARY, VPERI, VEQ, VDRV, VCCP, and VNWL.
[0020] Internal potentials VCCP, VNWL are potentials to be mainly used in the row decoder circuit 12, the word drivers WDs 44 and the FX drivers FXDs 46. For example, a FX driver FXD, when selected based upon the address signal ADD, may be configured to drive a potential on the FX driver line FX to a VCCP level corresponding to a high potential (e.g., 3.1 V). When a row is in pre-charge state, an associated subword driver, responsive to an inactive signal on a word line (WL) and an inactive control signal on a FX driver line (e.g., FX, FXF), may be configured to pull down the subword line (SWL) to the internal voltage VNWL (e.g., a non-active potential, which may be a negative voltage).
[0021] The internal potential VARY and VEQ are potentials to be used by the sense amplifier 18, transfer gates 19 and/or read/write amplifiers 15. When the sense amplifier 18 is activated, the read data read out is amplified by driving one of the paired data lines to a VARY level with the other one being driven to a VSS level. The internal potential VPERI, VDRV are used as power supply potential for most of the peripheral circuits, such as the command/address input circuit 31. By using the internal potential VPERI having a lower potential than the external potential VDD as the power supply potential of these peripheral circuits, it may be possible to reduce power consumption of the semiconductor memory device 10.
[0022] The power supply terminals 26 are supplied with power supply voltages VDDQ and VSSQ. These power supply voltages VDDQ and VSSQ are supplied to the input/output circuit 17. The power supply voltages VDDQ and VSSQ may be the same voltages as the power supply voltages VDD2 and VSS that are supplied to the power supply terminals 25, respectively. However the dedicated power supply voltages VDDQ and VSSQ may be used for the input/output circuit 17 so that power supply noise generated by the input/output circuit 17 does not propagate to the other circuit blocks of device 10.
[0023]
[0024] In some examples, the memory bank 200 may include a plurality of memory mat regions, such as MAT0-3. In the example shown in
[0025] The subword driver operations may be controlled by a row decoder circuit, for example, the row decoder circuit 12 of
[0026]
[0027] The memory portion 300 may include multiple subword lines 310, each driven by a respective subword driver SWDj 316. For example, a subword line 314 may be driven by a corresponding subword driver SWD5 associated with a word line driven by a word driver WD1 and also associated with a FX driver line 302 (e.g., FX5) associated with a FX driver 308. In other words, for each FX driver, a corresponding word line WL and FX driver line FX and non-active potential (e.g., off-state word line voltage VNWL) are provided. The signals on the word lines WLs and the control signals on the FX driver lines FXs may be provided by word drivers WD0-n and FX driver FXD block 304, respectively, based upon the row address.
[0028] A word line WL may extend over array regions of a respective memory mat to provide the word signal to the subword driver rows SWD0-7 of the memory mat to activate those subword drivers SWD0-7. That is, when a word driver WD is activated, it may provide active word signals to all the subword drivers SWD0-7 of the mat. As will be described below, a FX driver line may include FX and FXF. In some examples, when the FX driver line FX is active, the FX driver line FXF is inactive. Conversely, the FX driver line FXF may be active while the FX driver line FX is inactive. Each FX driver line 302 of FX driver FXD block 304 provides FX driver lines FX and FXF to at least one subword driver SWD in each mat. In the example shown in
[0029] In the example operation shown in
[0030] In some examples, the other subword drivers SWD of the selected memory mat drive the respective unselected subword lines SWL to the non-active potential (e.g., VNWL) to remain inactive. Subword drivers SWD of unselected memory mats MAT (e.g., memory mats associated with WD0 and WDn) remain deactivated, and the subword lines SWL of the unselected memory mats MAT are not provided with a voltage, or instead, provided with a non-active potential (e.g., VNWL) in some examples. Whereas a subword driver SWD is coupled to a FX driver FXD and a word driver WD, in order for a subword line SWL associated with the subword driver SWD to be activated, both the associated FX driver FXD and the word driver WD must be activated.
[0031]
[0032] The SWD blocks 410 may be arranged on the sides of the memory cell array 406. In a non-limiting example, subword drivers may be placed on one side of a memory cell array and adjacent to the memory cell array to provide signals on respective subword lines for the memory cell array. In another non-limiting example, subword drivers may be placed on two sides of a memory cell array and adjacent to the memory cell array to provide signals on respective subword lines for the memory cell array. For example, the subword lines for a memory cell array may be divided into even- and odd-numbered subword lines. The subword drivers for even-numbered subword lines may be arranged adjacent to a first side, e.g., left side of the memory cell array, whereas subword drivers for odd-numbered subword lines may be arranged adjacent to a second side opposite the first side (e.g., right side) of the memory cell array.
[0033] In the example in
[0034]
[0035] As discussed above in relation to
[0036]
[0037] The subword drivers 600 includes a plurality of subword drivers 620, a subword driver 602 coupled to a subword driver 604 through a common transistor 614, and a plurality of subword drivers 622. The subword driver 602 includes transistors 606 and 608 coupled in series. Gates and drains of the transistors 606 and 608 are coupled to a word line WLBn and a subword line SWLm respectively. A source of the transistor 606 is coupled to a voltage supply providing an off-state word line voltage VNWL and a source of the transistor 608 is coupled to the FX driver line FX. Similarly, a subword driver 604 includes transistors 610 and 612 coupled in series. Gates and drains of the transistors 610 and 612 are coupled to a word line WLBn+1 and a subword line SWLm+1 respectively. A source of the transistor 610 is coupled to the FX driver line FX and a source of the transistor 612 is coupled to a voltage supply providing an off-state word line voltage VNWL. Each of the subword lines is coupled to its respective memory cells in the memory array.
[0038] Two subword drivers 602 and 604 are shown in
[0039] Each of the subword driver blocks SWD 410 as shown in the non-limiting example of
[0040] In
[0041] In a memory access operation of the semiconductor memory device, the subword line SWLm may be selected to access a particular memory cell from a plurality of memory cells connected to the subword line SWLm by raising its level to VCCP. A respective bit line associated with the memory cell is also selected in a sensing and amplifying phase to access the memory cell.
[0042] In the sensing and amplifying phase of the memory access operation, the FX driver line FXF coupled to the gate of the common transistor 614 is lowered to the ground level (e.g., 0 v), so that the subword line SWLm can remain at VCCP level. When the sensing and amplifying phase are completed, FXF at the gate of the common transistor 614 is raised to a higher level, for example to VCCP, to allow the subword line SWLm to lower its voltage level to VNWL (e.g., off-state word line level) which may be below the ground level. For example, the subword line SWLm may be discharged through the activated common transistor 614 to the subword line SWLm+1 which is at VNWL.
[0043] When the test mode is activated in the semiconductor memory device, for example by a semiconductor tester, a stress test such as an All Row High (ARH) stress test may be performed. During such a stress test, all of the subword lines in the memory arrays are raised to VCCP level as a means of a stress. During the stress test, a transistor connected to the subword lines, for example the common transistor 614 in
[0044] In order to reduce this GIDL due to all of the common transistors in the memory arrays of the semiconductor memory device, the gates of the common transistors may be raised, for example, from ground level to VDRV, during the stress test by raising the FX driver line FXF to VDRV. During the sensing and amplifying phase of a memory access operation of the semiconductor memory device, the FX driver line FXF coupled to the gate of the common transistor is at the ground level (e.g., 0 v). This is to keep the common transistor coupling the two subword lines from conducting. If one of the two subword lines is selected to access a memory cell, the selected subword line is at VCCP level and the other ones is at VNWL level. In the memory access operation, only a limited number of subword lines are selected for accessing memory cells. Further, during the non-sensing and amplifying phase, the non-selected subword lines are at VNWL level. Thus, GIDL by the common transistors may not be an issue.
[0045] In the non-limiting example of
[0046] As described above, in the memory access operation, the common transistor 514 that couples the outputs of two subword drivers 502, 504 may allow the current to flow bi-directionally depending on which subword driver is activated. If subword driver 602 is activated (e.g., responsive to an active word line) and the subword driver 604 is deactivated, the current in the common transistor 614 may flow from the activated subword driver 602 to the deactivated subword driver 604 to cause the word line potential of the activated word line WLm (coupled to the output OUTm of subword driver 602) to be pulled down to the non-active potential VNWL (e.g., off-state word line voltage) during pre-charge. Conversely, if subword driver 604 is activated and subword driver 602 is deactivated, the current in the common transistor may flow from the activated subword driver 604 to the deactivated subword driver 602 to cause the word line potential of the activated word line WLm+1 (coupled to the output OUTm+1 of subword driver 604) to be pulled down to the non-active potential VNWL during precharge.
[0047] In contrast, during the test mode, the common transistor 614 that couples the two subword lines SWLm and SWLm+1 may allow the current to flow bi-directionally depending on which subword line has a higher voltage. Both of the subword lines SWLm and SWLm+1 are at a high voltage level (e.g., responsive to a test mode signal). The current in the common transistor 614 may flow from one of the subword lines, if it happens to have a higher voltage, to the other one of the subword lines to cause the voltage of the subword lines to be equal, for example at VCCP, during the stress test so that effective stresses are applied to the memory mat of the semiconductor memory device.
[0048]
[0049] In a memory access operation of the semiconductor memory device, a voltage of the gate of the common transistor 664 is at the ground level when a memory cell coupled to the subword line SWLm is selected to be read. Because the voltage of the gate is at ground level, the common transistor 664 is not conducting, the subword line SWLm can maintain its voltage at VCCP when it is being selected. The gate voltage of the common transistor 664 may be raised to, for example VDRV, by the FXD driver line FXF when the memory cell is no longer selected. As the common transistor 664 is now turned on, the voltage of the subword line SWLm will be lowered to VNWL through the common transistor 664 and the subword line SWLm+1 which is coupled to VNWL through a N-type transistor, in a similar manner as the subword driver 604 of
[0050] In contrast, during the stress test, the gate of the common transistor 664 may be at a voltage higher than the ground level but lower than VCCP, for example at VDRV (e.g., 2.0v). Thus, the common transistor 664 that couples the two subword lines SWLm and SWLm+1 may be turned on and, allow the current to flow bi-directionally depending on which subword line has a higher voltage. During the stress test, both of the subword lines SWLm and SWLm+1 are at a high voltage level (e.g., responsive to a test mode signal), for example at VCCP. The current in the common transistor 664 may flow from one of the subword lines, if it happens to have a higher voltage, to the other one of the subword lines to cause the voltage of the subword lines to be equal, for example at VCCP, during the stress test. This way, a voltage between the subword lines SWLm and SWLm+1 and the gate of the common transistor 664 is reduced to, for example VCCP-VDRV, rather than being at VCCP-Ground. Thus, effective stresses are still applied to the memory mat of the semiconductor memory device by having all subword lines at VCCP, while reducing the GIDL because the voltage between the gate and the drain of the common transistor 664 is reduced during the stress test.
[0051] Referring back to
[0052]
[0053] Timing diagram 700 shows the states of word line WLB, the FX driver lines FX0, FXF0, and the subword line SWL0. The state on the word line WLB may be active low and the word line WLB may be driven by a respective word driver, e.g., WD in
[0054] At some time before T0, an activation signal ACT may be received by a row decoder circuit (e.g., 12 in
[0055] At or around time T1, a precharge command may be received by the semiconductor memory device. In response, an internal precharge signal PRE (not shown in
[0056] At or around time T2, the FX driver line FXF0 may be inactive and becomes high. This causes the n-channel type transistor 614 to turn on and pull down the potential on the subword line SWL faster toward the non-active potential VNWL at or around time T3. This is possible because the common transistor 614 is coupled to the subword driver 604 associated with a different word line WLBn+1. At this time, the word line WLBn coupled to the subword driver 602 is still active (e.g., at logic low), while other word lines, such as WLBn+1, are unselected (e.g., at logic high). As such, the n-channel type transistor 612 in the subword driver 604 is turned on to couple the non-active potential VNWL to the drain/source of the common transistor 614.
[0057] At or around time T4, the word line WLB becomes inactive and the potential on WLB increases. This causes the p-channel type transistor 608 to turn off and the n-channel type transistor 606 to turn on, which further helps to pull down the potential at the output OUTm of the subword driver 602 to the non-active potential VNWL.
[0058] Note the subword line SWL0 becomes deactivated after time T1, and the potential on the subword line SWL0 decreases at a faster rate at an intermediate voltage (e.g., a mid-point at T3) during a limited pre-charge time. This is facilitated by the common transistor 614. The operation of reducing the voltage of the subword line SWL0 by decreasing FX0 during the pre-charge at the intermediate point mitigates a row hammer issue that might occur in a semiconductor memory device. Further, this operation reduces the voltage difference across the source/drain (VDS) for the n-channel type transistor 606. This may prevent deterioration of the transistor due to hot carriers, thus, improve the reliability of the subword driver.
[0059] The timing diagram 700 will be the same for the subword driver 604 of
[0060]
[0061] At some time before T0, the semiconductor memory device transitions to an activate-precharge phase, the word line WLB is lowered to the ground level from VCCP as the word line WLB operates as active low. The FX driver line FXF, which is coupled to a gate of a common transistor, for example the transistor 614 in
[0062] At or around time T0, a test mode signal may be received by the semiconductor memory device. If the test mode signal is for a stress test, the TM switch TMSW (e.g., TMSWs 510 and 520 of
[0063] In contrast to operational activation modes of the semiconductor memory device, during the stress test in the test mode of the semiconductor memory device, all of the subword lines may be driven by all of the subword drivers to an active level (e.g., VCCP) to apply the stress to the memory array. Further, all of the FX drivers FXD may drive all of the FX driver lines FXF to a higher voltage than the ground level voltage, for example to VDRV level, so that the voltage between the gate of the common transistor 614 is between VCCP and the ground level (e.g., VDRV) to reduce GIDL of the common transistor 614. In certain situations, common transistors located in an edge area of the memory area, the gate voltage of the common transistors in the edge area may remain at the ground level during the test mode.
[0064]
[0065] From the foregoing it will be appreciated that, although specific embodiments of the disclosure have been described herein for purposes of illustration, various modifications may be made without deviating from the spirit and scope of the disclosure. Accordingly, the scope of the disclosure should not be limited any of the specific embodiments described herein.