Via in a printed circuit board
09706667 ยท 2017-07-11
Assignee
Inventors
Cpc classification
Y10T29/49167
GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
H05K3/427
ELECTRICITY
H05K2201/0221
ELECTRICITY
International classification
H05K1/09
ELECTRICITY
Abstract
A via in a printed circuit board is composed of a patterned metal layer that extends through a hole in dielectric laminate material. A layer of catalytic adhesive coats walls within the hole. The patterned metal layer is placed over the catalytic adhesive within the hole.
Claims
1. A method for forming a via in a printed circuit board, comprising: coating both faces of dielectric laminate material with a metal coating; drilling a first hole in dielectric laminate material; coating walls of the first hole with a catalytic adhesive, the catalytic adhesive including catalytic filler particles composed of one or a combination of the following: palladium; iron; an inorganic filler coated with a metal; forming a patterned metal layer over the metal coating on both faces of the dielectric laminate material, including placing the patterned metal layer over the coating of catalytic adhesive on walls of the hole; and removing any catalytic adhesive on the metal coating before curing the catalytic adhesive.
2. A method as in claim 1 wherein the catalytic adhesive is a dielectric adhesive that includes non-catalytic in addition to the catalytic filler particles.
3. A method as in claim 1 wherein the catalytic adhesive is a dielectric adhesive and the catalytic filler particles are composed of metal suitable as a catalyst for copper plating.
4. A method as in claim 1 wherein the patterned metal layer is composed of copper.
5. A method as in claim 1 wherein the catalytic filler particles are composed of palladium.
6. A method for forming a via in a printed circuit board, comprising: coating both faces of dielectric laminate material with a metal coating; drilling a first hole in dielectric laminate material; coating walls of the first hole with a catalytic adhesive, the catalytic adhesive including catalytic filler particles composed of one or a combination of the following: palladium; iron; an inorganic filler coated with a metal; and forming a patterned metal layer over the metal coating on both faces of the dielectric laminate material, including placing the patterned metal layer over the coating of catalytic adhesive on walls of the hole; wherein the catalytic adhesive is a dielectric adhesive and the catalytic filler particles are composed of inorganic filler with metal coated over the inorganic filler.
7. A method for forming a via in a printed circuit board, comprising: coating both faces of dielectric laminate material with a metal coating; drilling a first hole in dielectric laminate material; coating walls of the first hole with a catalytic adhesive, the catalytic adhesive including catalytic filler particles composed of one or a combination of the following: palladium; iron; an inorganic filler coated with a metal; and, forming a patterned metal layer over the metal coating on both faces of the dielectric laminate material, including placing the patterned metal layer over the coating of catalytic adhesive on walls of the hole; wherein coating walls of the first hole with a catalytic adhesive includes the following: filling the first hole with the catalytic adhesive; drilling a second hole through the catalytic adhesive where the catalytic adhesive fills the first hole, the second hole having a smaller diameter than the first hole so that a layer of catalytic adhesive remains on walls of the second hole.
8. A method as in claim 7, additionally comprising: removing catalytic adhesive that remains on the metal coating on both faces of the dielectric laminate material after filing the first hole, the removing being performed before curing the catalytic adhesive.
9. A method as in claim 7 wherein the catalytic adhesive is a dielectric adhesive that includes non-catalytic in addition to the catalytic filler particles.
10. A method as in claim 7 wherein the catalytic adhesive is a dielectric adhesive and the catalytic filler particles are composed of metal suitable as a catalyst for copper plating.
11. A method as in claim 7 wherein the catalytic adhesive is a dielectric adhesive and the catalytic filler particles are composed of inorganic filler with metal coated over the inorganic filler.
12. A method as in claim 7 wherein the patterned metal layer is composed of copper.
Description
BRIEF DESCRIPTION OF THE DRAWINGS
(1)
(2)
(3)
(4)
DESCRIPTION OF THE EMBODIMENT
(5) In the fabrication of printed circuit boards (PCBs), where routing of metal is difficult because of high density requirements and where outer layers can be formed at the end of the fabrication processes, then a catalytic adhesive coating can be placed on walls of holes used for vias. The coating can be made using the same or similar material used to make the laminate of the PCB core. This allows for good adhesion of metal traces. Fabrication of the outer layers of the PCB can be done using lasers to create blind vias and a photoimageable mask to create traces.
(6)
(7) A process for forming the vias is illustrated in
(8) As illustrated by
(9) Hole 14 is filled with a catalytic adhesive material 25, as shown in
(10) To create the plug, the adhesive material can be topically applied to hole 14. Alternatively, an adhesive layer can be deposited on one or both sides of laminate material. After depositing the adhesive layer, any excess adhesive material residing metal coating 11 or metal coating 12 is removed. This is done before the adhesive layer is cured. The removal can be accomplished, for example, by a squeeze process, a wipe process, or any other process that cleans the adhesive layer from metal coating 11 and metal coating 12.
(11) The reology (viscosity) of the adhesive is adjusted and is based on the type of method used to fill the holes. The dielectric material contains catalytic particles that, for example, have a particle size in the range of 2 to 12 micrometer (um). Alternatively, other particle sizes can be used. For example, smaller particle sizes are better as bigger particle size may affect uniformity and roughness of copper plating placed on top adhesive layer 11 and bottom adhesive layer 12. For example, by weight the particles are between six and fifteen percent of the total weight of the catalytic adhesive material 25. This percentage is only an example as for various applications the weight of the particles may be some other percentage of the total weight of the catalytic adhesive material 25. The catalytic adhesive material is deposited using, for example, screen printing, stenciling, or squeegee coating using a coating machine such as those available from the ITC, Intercircuit, N.A., or another coating device able to perform or one or more of the known processes and techniques in the industry used to deposit material on a PCB substrate.
(12)
(13)
(14) To pattern the metal layers, resist is applied and exposed to develop pattern plating. The resist is then removed and the metal is etched. The result, shown in
(15) Metal patterned layer 16 and metal patterned layer 19 function as traces for the PCB.
(16) Using a resist pattern to form copper plating allows for better defined traces (i.e. traces with straighter wall formation) which helps in better trace electrical characteristics such as impedance and line signal loss. When copper traces are formed, for example, using a subtractive print and etch process, the cross section of the traces looks like a trapezoid rather than a square or rectangle as they appear when formed using resist.
(17) Once the two-sided laminate core is circuitized, multilayer constructions can be made using known techniques such as applying additional catalytic adhesive over the circuitized layers and forming vias by laser or plasma to build additional layer(s).
(18) For example, to add an additional layer on a circuitized two-sided laminate core, both faces of the circuitized laminate core are coated with catalytic adhesive. The coating covers holes in the laminate core, such as hole 27 shown in
(19)
(20) In a block 44, a patterned metal layer is formed over the metal coatings on both faces of the dielectric laminate material.
(21)
(22) In a block 53, a patterned metal layer is formed over the metal coatings on both faces of the dielectric laminate material.
(23) The foregoing discussion discloses and describes merely exemplary methods and embodiments. As will be understood by those familiar with the art, the disclosed subject matter may be embodied in other specific forms without departing from the spirit or characteristics thereof. Accordingly, the present disclosure is intended to be illustrative, but not limiting, of the scope of the invention, which is set forth in the following claims.