METHOD OF FORMING STRAINED MOS TRANSISTORS
20170194498 ยท 2017-07-06
Assignee
- STMicroelectronics (Crolles 2) SAS (Crolles, FR)
- Stmicroelectronics Sa (Montrouge, FR)
- Commissariat A L'energie Atomique Et Aux Energies Alternatives (Paris, FR)
Inventors
- Remy Berthelon (Saint Martin Heres, FR)
- Didier Dutartre (Meylan, FR)
- Pierre Morin (Albany, NY, US)
- Francois Andrieu (Saint-Ismier, FR)
- Elise Baylac (Les Adrets, FR)
Cpc classification
H01L21/76283
ELECTRICITY
H10D30/6741
ELECTRICITY
H10D30/797
ELECTRICITY
H10D30/0275
ELECTRICITY
H01L21/76281
ELECTRICITY
International classification
H01L29/66
ELECTRICITY
H01L21/762
ELECTRICITY
Abstract
A strained semiconductor layer is produced from a semiconductor layer extending on an insulating layer. A thermal oxidization is performed on the semiconductor layer across its entire thickness to form two bars extending in a direction of a transistor width. Insulating trenches are formed in a direction of a transistor length. A strain of the strained semiconductor layer is induced in one implementation before the thermal oxidation is performed. Alternatively, the strain is induced after the thermal oxidation is performed. The insulating trenches serve to release a component of the strain extending in the direction of transistor width. A component of the strain extending in the direction of transistor length is maintained. The bars and trenches delimit an active area of the transistor include source, drain and channel regions.
Claims
1. A method, comprising: a) forming a strained semiconductor layer on an insulating layer which includes a strain having a first component extending in a direction of a transistor length and a second component extending in a direction of a transistor width; b) at opposite ends of the transistor length, thermally oxidizing the semiconductor layer across its entire thickness to form two insulating bars extending in the direction of the transistor width, said thermally oxidizing at least maintaining the first component of said strain; and c) forming insulating trenches extending in the direction of the transistor length, said insulating trenches releasing the second component of said strain.
2. The method of claim 1, wherein the strained semiconductor layer is made of silicon-germanium, the strain being compressive strain.
3. The method of claim 2, wherein the strained semiconductor layer has a thickness in a range from 5 to 8 nm.
4. The method of claim 1, wherein the strained semiconductor layer is made of silicon, the strain being extension strain.
5. The method of claim 4, wherein the strained semiconductor layer has a thickness in a range from 5 to 8 nm.
6. The method of claim 1, wherein a) forming the strained semiconductor layer comprises: epitaxially growing an epitaxial semiconductor layer on a base semiconductor layer; thermally oxidizing the epitaxial semiconductor layer.
7. The method of claim 6, wherein the epitaxial semiconductor layer is a silicon-germanium layer and the base semiconductor layer is a silicon layer.
8. The method of claim 1, wherein the two insulating bars and the insulating trenches delimit an active area for a transistor, the method further comprising: defining source, drain and channel regions within the active area; and forming an insulated gate over the channel region.
9. The method of claim 1, wherein step b) comprises: masking off an active area to define mask openings at the opposite ends of the transistor length; and performing a thermally oxidization of the semiconductor layer which is exposed by the mask openings.
10. A method, comprising: a) providing a base semiconductor layer on an insulating layer; b) at opposite ends of a transistor length, thermally oxidizing the semiconductor layer across its entire thickness to form two insulating bars extending in a direction of a transistor width; c) epitaxially growing an epitaxial semiconductor layer on said base semiconductor layer, said epitaxial semiconductor layer growth inducing a strain having a first component extending in a direction of the transistor length and a second component extending in the direction of the transistor width; and d) forming insulating trenches extending in the direction of the transistor length, said insulating trenches releasing the second component of said strain.
11. The method of claim 10, further comprising, after step c) and before step d), thermally oxidizing the epitaxial semiconductor layer to produce a strained semiconductor layer exhibiting said strain from said base semiconductor layer on the insulating layer.
12. The method of claim 11, wherein the strained semiconductor layer is made of silicon-germanium, the strain being compressive strain.
13. The method of claim 12, wherein the strained semiconductor layer has a thickness in a range from 5 to 8 nm.
14. The method of claim 10, wherein the epitaxial semiconductor layer is made of silicon-germanium, and the base semiconductor layer is made of silicon.
15. The method of claim 10, wherein the two insulating bars and the insulating trenches delimit an active area for a transistor, the method further comprising: defining source, drain and channel regions within the active area; and forming an insulated gate over the channel region.
16. The method of claim 10, wherein step b) comprises: masking off an active area to define mask openings at the opposite ends of the transistor length; and performing a thermally oxidization of the base semiconductor layer which is exposed by the mask openings.
17. A transistor, comprising: an active area of a semiconductor layer that is delimited, lengthwise, by thermal oxide bars imposing in the active area strain along a direction of a transistor length and delimited, widthwise, by insulating trenches releasing in the active area strain along a direction of transistor width; wherein the active area includes a source region, a drain region and a channel region; and an insulated gate over the channel region.
18. The transistor of claim 17, wherein the semiconductor layer is made of silicon-germanium positioned on a silicon oxide insulating layer, wherein the oxide bars are made of silicon oxide and of germanium, and wherein the strain is lengthwise compressive strain.
19. The transistor of claim 17, wherein the semiconductor layer is made of silicon positioned on a silicon oxide insulating layer, wherein the oxide bars are made of silicon oxide, and wherein the strain is lengthwise extension strain.
Description
BRIEF DESCRIPTION OF THE DRAWINGS
[0017] The foregoing and other features and advantages will be discussed in detail in the following non-limiting description of specific embodiments in connection with the accompanying drawings, wherein:
[0018]
[0019]
[0020]
[0021]
[0022]
[0023]
[0024]
DETAILED DESCRIPTION
[0025] The same elements have been designated with the same reference numerals in the different drawings and, further, the various drawings are not to scale. For clarity, only those steps and elements which are useful to the understanding of the described embodiments have been shown and are detailed. In particular, gate structure details such as gate insulators and insulating spacers are not shown.
[0026] In the following description, when reference is made to terms qualifying position, such as terms bottom, upper, etc., or terms qualifying direction such as terms horizontal, vertical, etc., reference is made to the orientation of the concerned element in
[0027]
[0028]
[0029]
[0030] As an example, SiGe layer 5 has a thickness in the range from 5 to 8 nm. Silicon oxide layer 7 may have a thickness in the range from 3 to 6 nm. The proportion of germanium in layer 5 may be in the range from 10 to 40%.
[0031] At the step illustrated in
[0032] At the step illustrated in
[0033]
[0034] It is thus desired to have a method enabling to form a transistor from a strained semiconductor layer without releasing the lengthwise strain in this layer.
[0035]
[0036] In
[0037] In
[0038] In
[0039] It should be noted that the oxidation step does not release strain 26 in layer portion 40. Component 28 of the strain is thus maintained by thermal oxide bars 38 along the entire length of portion 40 without being attenuated. Further, the volume increase of the oxidized portions of layer 20 may even add an additional compression to component 28.
[0040] The thermal oxidation of SiGe may be carried out in a furnace at a temperature lower than 1,000 C. for a time period in the range from a few minutes, for example, 3 minutes, to a few tens of minutes, for example, 100 minutes. This oxidation may also be performed by rapid thermal oxidation at a temperature in the range from 950 to 1,200 C. for a time period in the range from a few tens of seconds, for example, 30 seconds, to a few hundreds of seconds, for example, 1,000 seconds.
[0041] In
[0042]
[0043]
[0044] A transistor occupying the surface of active area 52, with released widthwise strain and with strain 28 maintained lengthwise, is thus obtained. As previously indicated, the holding of the lengthwise strain and its suppression widthwise cause the forming of a particularly fast transistor.
[0045]
[0046] In
[0047] In
[0048] In
[0049] In
[0050] After removal by etching of oxide layer 84, an assembly corresponding to the step illustrated in
[0051] A transistor is then formed after steps equivalent to the steps illustrated in top view in
[0052] In the above-described methods, strained layers are obtained for enabling a particularly fast transistor to be formed. Other methods such as methods recited in patent application US 2007/0262392 or patent application US 2008/0251842 were proposed previously for obtaining a strained portion of a silicon layer by thermally oxidizing two bars at both sides of the layer.
[0053]
[0054] In
[0055] In
[0056]
[0057] The center region of each strained layer portion corresponds to a channel region of a transistor, and the higher the lengthwise compressive strain level of this channel region, the faster the transistor. On one hand, in curve 86, the lengthwise compressive strain near the center of the strained SiGe layer is more than 0.8%, enabling a particularly fast transistor to be formed. On the other hand, the lengthwise compressive strain of curve 100 nearly vanishes near the center of the silicon layer. Therefore, transistors having channel regions obtained by manufacturing methods such as the methods of
[0058] Specific embodiments have been described. Various alterations, modifications, and improvements will occur to those skilled in the art. In particular, although, in the above-described example of a method, the insulating trench forming step described in relation with
[0059] Further, although the above-described examples of methods concern the forming of a P-channel MOS transistor from a compressively strained SiGe layer, a similar method may be used to form active semiconductor areas with a lengthwise strain and no widthwise strain, or conversely. In particular, an N-channel MOS transistor may be formed from a silicon layer with an extension strain.
[0060] Such alterations, modifications, and improvements are intended to be part of this disclosure, and are intended to be within the spirit and the scope of the present invention. Accordingly, the foregoing description is by way of example only and is not intended to be limiting. The present invention is limited only as defined in the following claims and the equivalents thereto.