COOLING IN CONDUCTORS FOR CHIPS
20230077598 · 2023-03-16
Assignee
Inventors
- Jeffrey Ewanchuk (Manchester, CT, US)
- Kimberly Rae Saviers (Glastonbury, CT, US)
- Ram Ranjan (West Hartford, CT, US)
- Ross Wilcoxon (Cedar Rapids, IA, US)
- Haley Steffen (Cedar Rapids, IA, US)
Cpc classification
H05K7/20481
ELECTRICITY
H05K7/209
ELECTRICITY
International classification
Abstract
A system for cooling a power component includes a first metal layer. A cooling layer having a first surface is in contact with a surface of the first metal layer. A second metal layer is included having a surface in contact with a second surface of the cooling layer opposite the first metal layer. The cooling layer is of a material different from that of the first metal layer and that of the second metal layer. A plurality of cooling features are embedded in the material of the cooling layer. The cooling channels are spaced apart from both the first metal layer and the second metal layer by the material of the cooling layer. An electrically conductive path connects the first metal plate to the second metal plate.
Claims
1. A system for cooling a power component comprising: a first metal layer; a cooling layer having a first surface in contact with a surface of the first metal layer; and a second metal layer having a surface in contact with a second surface of the cooling layer opposite the first metal layer, wherein a plurality of cooling channels are embedded in the material of the cooling layer, wherein the cooling channels are spaced apart from both the first metal layer and the second metal layer by the material of the cooling layer, wherein an electrically conductive path connects the first metal plate to the second metal plate.
2. The system as recited in claim 1, wherein the material of the cooling layer is metallic.
3. The system as recited in claim 2, wherein the cooling layer is an assembly of two separate layers, wherein the cooling channels are defined only part way through one or both of the separate layers.
4. The system as recited in claim 3, wherein each of the cooling channels includes an epoxy encased heat pipe electrically insulated from the material of the cooling layer.
5. The system as recited in claim 2, wherein the material of the cooling layer is molybdenum.
6. The system as recited in claim 1, wherein the first metal layer, second metal layer, and cooling layer are a direct bonded copper (DBC) wherein the cooling layer is of a ceramic material.
7. The system as recited in claim 6, wherein a via is formed through the cooling layer to electrically connect the first metal layer to the second metal layer, wherein the via is spaced apart from the cooling channels by the material of the cooling layer.
8. The system as recited in claim 1, further comprising an assembly of power components bonded to a surface of the first metal layer opposite the cooling layer.
9. The system as recited in claim 8, wherein the assembly of power components include dies integrated into a substrate with copper plating on one side of the substrate in electrical communication with the dies, wherein the copper plating is in contact with the first metal layer.
10. The system as recited in claim 8, wherein at least one of vertical interconnects, lateral interconnects, and/or inductors is/are on a side of the substrate and dies opposite the copper plating.
11. The system as recited in claim 10, wherein the first metal layer, second metal layer, and cooling layer form a first conductor substrate with embedded cooling channels and further comprising: a second conductor substrate with embedded cooling channels including a first metal layer, second metal layer, and cooling layer as in the first conductor substrate with embedded cooling channels, wherein the second metal layer of the second conductor substrate is in electrical contact with the at least one of vertical interconnects, lateral interconnects, and/or inductors on the side of the substrate and dies opposite the copper plating.
12. The system as recited in claim 11, wherein the assembly of power components is a first assembly of power components and further comprising: a second assembly of power components including dies integrated into a substrate with copper plating on one side of the substrate in electrical communication with the dies as in the first assembly of power components, wherein the copper plating of the second assembly of power components is in contact with the first metal layer of the second conductor substrate; and a third conductor substrate with embedded cooling channels including a first metal layer, second metal layer, and cooling layer as in the first conductor substrate with embedded cooling channels, wherein the second metal layer of the third conductor substrate is in electrical contact with the at least one of vertical interconnects, lateral interconnects, and/or inductors formed on a side of the substrate and dies opposite the copper plating of the second assembly of power components.
13. The system as recited in claim 12, wherein for the first assembly of power components each of the dies includes a respective source, a respective drain, and a respective gate, wherein the drains are on a side of the dies electrically connected to the copper plating, and wherein the gates and sources of the dies are on a side of the dies opposite the copper plating electrically connected to the second metal layer of the second conductor substrate, and wherein for the second assembly of power components each of the dies includes a respective source, a respective drain, and a respective gate, wherein the drains are on a side of the dies electrically connected to the copper plating, and wherein the gates and sources of the dies are on a side of the dies opposite the copper plating electrically connected to the second metal layer of the third conductor substrate.
14. The system as recited in claim 13, wherein the dies of the first and second assemblies of power components are electrically connected to form a boost converter circuit, wherein the dies of the first assembly of power components form a first switching component (SI) of the boost converter circuit, and wherein the dies of the second assembly of power components form a second switching component (SU) of the boost converter circuit.
15. The system as recited in claim 14, further comprising: a dvr contact electrically connected to the gates of the first assembly of power components; a ground reference contact electrically connected to provide a reference to a gate driver; and a gate driver power supply contact electrically connected to supply voltage to the gate driver chip, wherein the first conductor substrate is connected as a voltage out contact for the boost converter circuit, wherein the second conductor substrate is connected as a voltage in contact for the boost converter circuit, wherein the third conductor substrate is connected as a ground contact for the boost converter circuit.
Description
BRIEF DESCRIPTION OF THE DRAWINGS
[0016] So that those skilled in the art to which the subject disclosure appertains will readily understand how to make and use the devices and methods of the subject disclosure without undue experimentation, preferred embodiments thereof will be described in detail herein below with reference to certain figures, wherein:
[0017]
[0018]
[0019]
[0020]
[0021]
[0022]
[0023]
DETAILED DESCRIPTION OF THE PREFERRED EMBODIMENTS
[0024] Reference will now be made to the drawings wherein like reference numerals identify similar structural features or aspects of the subject disclosure. For purposes of explanation and illustration, and not limitation, a partial view of an embodiment of a system in accordance with the disclosure is shown in
[0025] The system 100 for cooling a power component includes a first metal layer 102. A cooling layer 104 having a first surface 106 is in contact with a surface of the first metal layer 102. A second metal layer 108 is included having a surface in contact with a second surface 110 of the cooling layer 104 opposite the first metal layer 102.
[0026] Referring now to
[0027] With reference now to
[0028] With reference now to
[0029] Referring again to
[0030] With reference now to
[0031] A third conductor substrate 138 with embedded cooling channels is constructed in the same manner as the first and second conductor substrates 114, 134. The second metal layer 108 of the third conductor substrate 138 is in electrical contact with the components 132 of the second assembly 136 of power components. It is also contemplated that the third conductor substrate 138 does not necessarily need cooling features. It can be fully metal, for example.
[0032] Referring to
[0033] Referring again to
[0034] With reference now to
[0035] With continued reference to
[0036] It is contemplated that any or all of the conductor substrates 114, 134, 138 can be replaced by either of the conductor substrates 214, 314 of
[0037] The systems and method disclosed herein employ a stacked power chip on chip concept with near die cooling. The cooling channels are embedded within the conductor near to the power semiconductor so as to achieve the merits of active cooling for both the power devices and the conductors within the power module package. The high thermal dissipation capability enables the package to be vertically integrated, and the cooling channels are formed in such a way to reduce or minimize the thermomechanical stress in the power module package. Further, electrical isolation can be achieved with either dielectric coolant, ceramic based substrate (isolated channels) with copper vias and/or epoxy coated heat pipe channels. The vertical integration can minimize parasitic inductance, which can enable better efficiency. The vertical integration can minimize the parasitic inductance, and capacitance to ground. Higher efficiency is enabled thanks to the faster possible switching speeds (due to the lower parasitic impedances) from the semiconductor chips, thereby reducing the switching losses.
[0038] True 3-dimensional stacking of vertical power semiconductors is enabled without derating of their power processing capability. The copper thicknesses required to handle the current conduction within the power module is reduced or minimized due to the direct cooling, thereby increasing or maximizing the current density with the power module. The lower thermal constraints allow designers to reduce or minimize the material cost, or increase/maximize the lifetime of the power module.
[0039] The methods and systems of the present disclosure, as described above and shown in the drawings, provide embedded cooling in circuit components. While the apparatus and methods of the subject disclosure have been shown and described with reference to preferred embodiments, those skilled in the art will readily appreciate that changes and/or modifications may be made thereto without departing from the scope of the subject disclosure.