Trace Design for Bump-on-Trace (BOT) Assembly
20170186723 ยท 2017-06-29
Inventors
Cpc classification
H01L2224/0401
ELECTRICITY
Y02P70/50
GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
H01L2924/00014
ELECTRICITY
H05K3/3436
ELECTRICITY
H01L2224/131
ELECTRICITY
H01L2224/13294
ELECTRICITY
H01L2224/16238
ELECTRICITY
H05K2203/1173
ELECTRICITY
H01L2224/133
ELECTRICITY
H01L2224/13023
ELECTRICITY
H01L2924/00014
ELECTRICITY
H01L2224/133
ELECTRICITY
H01L2224/131
ELECTRICITY
H01L2224/16113
ELECTRICITY
H01L2924/00
ELECTRICITY
H01L23/49811
ELECTRICITY
H01L2224/16227
ELECTRICITY
H01L2224/16105
ELECTRICITY
H01L2224/16013
ELECTRICITY
H01L2924/00
ELECTRICITY
H01L2224/13294
ELECTRICITY
International classification
Abstract
A bump-on-trace (BOT) interconnection in a package and methods of making the BOT interconnection are provided. An embodiment BOT interconnection comprises a landing trace including a distal end, a conductive pillar extending at least to the distal end of the landing trace; and a solder feature electrically coupling the landing trace and the conductive pillar. In an embodiment, the conductive pillar overhangs the end surface of the landing trace. In another embodiment, the landing trace includes one or more recesses for trapping the solder feature after reflow. Therefore, a wetting area available to the solder feature is increased while permitting the bump pitch of the package to remain small.
Claims
1. A method of forming a bump-on-trace (BOT) assembly, the method comprising: forming a landing trace on a substrate, the landing trace having a first portion, a second portion, and a third portion connecting the first portion to the second portion in a plan view, a first sidewall of the first portion being collinear with a first sidewall of the second portion and a first sidewall of the third portion in the plan view, a second sidewall of the first portion being collinear with a second sidewall of the second portion and a second sidewall of the third portion in the plan view, the second portion having a plurality of indents in the plan view; positioning a conductive pillar over the second portion of the landing trace such that the conductive pillar completely overlies the plurality of indents in the second portion of the landing trace; and reflowing a solder feature between the landing trace and the conductive pillar to electrically couple the landing trace to the conductive pillar.
2. The method of claim 1, wherein at least one indent of the plurality of indents are in the first sidewall of the second portion.
3. The method of claim 2, wherein at least one indent of the plurality of indents are in the second sidewall of the second portion.
4. The method of claim 1, wherein the plurality of indents are in the first sidewall of the second portion, the second sidewall of the second portion being free of indents.
5. The method of claim 1, further comprising positioning the conductive pillar such that a length of the landing trace within a conductive pillar periphery is about 20% to about 100% of a diameter of the conductive pillar.
6. The method of claim 1, further comprising positioning the conductive pillar such that a width of the landing trace within a conductive pillar periphery is less than a diameter of the conductive pillar.
7. The method of claim 1, wherein the plurality of idents comprises: a plurality of first indents in the first sidewall of the second portion; a plurality of second indents in the second sidewall of the second portion, the plurality of first indents being symmetrical to the plurality of second indents along a longitudinal access of the landing trace.
8. A method of forming a bump-on-trace (BOT) assembly, the method comprising: forming a landing trace on a substrate, the landing trace having a first portion, a second portion, and a third portion connecting the first portion to the second portion in a plan view, a first sidewall of the first portion being collinear with a first sidewall of the second portion and a first sidewall of the third portion in the plan view, a second sidewall of the first portion being collinear with a second sidewall of the second portion and a second sidewall of the third portion in the plan view, the second portion having one or more indents in the plan view, the one or more indents having sidewalls perpendicular to the first sidewall of the second portion; positioning a conductive pillar over the second portion of the landing trace such that the conductive pillar completely overlies the one or more indents in the second portion of the landing trace; and electrically coupling the landing trace to the conductive pillar.
9. The method of claim 8, wherein the electrically coupling comprises reflowing a solder feature between the landing trace and the conductive pillar.
10. The method of claim 9, wherein the solder feature contacts opposing sidewalls of the second portion of the landing trace.
11. The method of claim 9, wherein the solder feature contacts opposing sidewalls of the one or more indents.
12. The method of claim 8, wherein the conductive pillar is oblong.
13. The method of claim 8, wherein the plurality of idents comprises: a plurality of first indents in the first sidewall of the second portion; a plurality of second indents in the second sidewall of the second portion, the plurality of first indents being asymmetrical to the plurality of second indents along a longitudinal access of the landing trace.
14. A method of forming a bump-on-trace (BOT) assembly, the method comprising: forming a landing trace on a substrate, the landing trace having a first portion, a second portion, and a third portion connecting the first portion to the second portion in a plan view, a first sidewall of the first portion being collinear with a first sidewall of the second portion and a first sidewall of the third portion, a second sidewall of the first portion being collinear with a second sidewall of the second portion and a second sidewall of the third portion, the first sidewall of the second portion having one or more first indents extending toward the second sidewall in the plan view, the second sidewall of the second portion having one or more second indents extending toward the first sidewall; positioning a conductive pillar over the second portion of the landing trace such that the conductive pillar at least partially overlies the one or more first indents and the one or more second indents in the second portion of the landing trace; and electrically coupling the landing trace to the conductive pillar.
15. The method of claim 14, wherein the electrically coupling is performed at least in part by coupling the landing trace to the conductive pillar using a solder feature.
16. The method of claim 15, wherein the solder feature extends along a surface of the landing trace, the surface of the landing trace intersecting the substrate.
17. The method of claim 16, wherein the solder feature extends to the substrate.
18. The method of claim 17, wherein the solder feature extends along sidewalls of each of the first side, the second side, and the one or more indents of the second portion.
19. The method of claim 14, wherein the first sidewall of the second portion has a plurality first indents.
20. The method of claim 19, wherein the second sidewall of the second portion has a plurality of second indents.
Description
BRIEF DESCRIPTION OF THE DRAWINGS
[0005] For a more complete understanding of the present disclosure, and the advantages thereof, reference is now made to the following descriptions taken in conjunction with the accompanying drawings, in which:
[0006]
[0007]
[0008]
[0009]
[0010]
[0011]
[0012]
[0013]
[0014] Corresponding numerals and symbols in the different figures generally refer to corresponding parts unless otherwise indicated. The figures are drawn to clearly illustrate the relevant aspects of the embodiments and are not necessarily drawn to scale.
DETAILED DESCRIPTION OF ILLUSTRATIVE EMBODIMENTS
[0015] The making and using of the present embodiments are discussed in detail below. It should be appreciated, however, that the disclosure provides many applicable inventive concepts that can be embodied in a wide variety of specific contexts. The specific embodiments discussed are merely illustrative and do not limit the scope of the disclosure.
[0016] The present disclosure will be described with respect to embodiments in a specific context, namely a package incorporating a bump-on-trace (BOT) interconnection. The concepts in the disclosure may also apply, however, to other packages, interconnection assemblies, or semiconductor structures.
[0017] Referring collectively to
[0018] As shown, the BOT assembly 10 is employed to electrically (and, in some embodiments, structurally) couple a die 14 (in
[0019] As shown in
[0020] As shown in
[0021] Referring back to
[0022] As shown in
[0023] As shown in
[0024] In an embodiment, the landing trace 18 and the conductive pillar 20 may take a variety of suitable shapes. In other words, the landing trace 18 and the conductive pillar 20 are not limited to the shape illustrated in
[0025] As shown in
[0026] In an embodiment, the solder feature 22 engages and abuts both of the sidewalls 28 of the landing trace 18. In an embodiment, the solder feature 22 also engages and abuts the end surface 26 of the landing trace 18. The solder feature 22 may be a solder paste, a solder ball, or another suitable fusible metal alloy used to join components and having a melting point below that of the components.
[0027] Because the conductive pillar 20 extends at least to, and may overhang, the distal end 24 of the landing trace 18 as shown in
[0028] Because the volume of solder is shared between the two sidewalls 28 of the landing trace 18, the distance between the solder feature 22 and the neighboring trace 30 is decreased relative to when most or all of the solder feature 22 collects along only the sidewall 28 of the landing trace 18 facing the neighboring trace 30. Therefore, the pitch between the landing trace 18 and the neighboring trace 30 can be reduced to, for example, provide for a smaller overall package 10.
[0029] In an embodiment, the volume of solder is shared between the two sidewalls 28 and the end surface 26 of the landing trace 18. In such an embodiment, the distance between the solder feature 22 and the neighboring trace 30 may be even further decreased relative to when the solder feature 22 collects along only the sidewall 28 of the landing trace 18 facing the neighboring trace 30.
[0030] In an embodiment, the landing trace 18 may be made smaller than the neighboring trace 30 from the outset. In such circumstances, the portion 38 of the landing trace 18 depicted by dashed lines in
[0031] Referring now to
[0032] In an embodiment, the landing trace 18 and the neighboring trace 30 may be initially formed with the same length and, thereafter, the portion 38 may be removed to provide the landing trace 18 with a shorter length. The portion 38 of the landing trace 18 may be removed by, for example, etching. The portion 38 of the landing trace may also be suitably removed by a laser cut, laser burn, selective etching process, a mechanical cut, etc.
[0033] Referring now to
[0034] Referring now to
[0035] Referring now to
[0036] As shown in
[0037] As shown in
[0038] Referring now to
[0039] In an embodiment, the length, L, of the landing trace 18 within the periphery 32 of the conductive pillar 20 is about 20% to about 100% of the diameter, R, of the conductive pillar 20. The 20% lower limit was selected because the total assembly process variation is around 20% of the diameter, R, of the conductive pillar 20. Therefore, in order to ensure that the conductive pillar 20 has a suitable joint on the landing trace 18, the length, L, of the landing trace 18 is suggested to be 20% or more of the diameter, R, of the conductive pillar 20. If not, an electric open may be encountered after the assembly process because the conductive pillar 20 does not contact on landing trace 18. In an embodiment, the conductive pillar 20 is positioned such that the length, L, of the landing trace 18 within the periphery 32 of the conductive pillar 20 is less than 100% of the diameter, R, of the conductive pillar 20. In other words, the equation RLR is satisfied.
[0040] Referring now to
[0041] In
[0042] In
[0043] From the foregoing, those of ordinary skill in the art will recognize that the BOT assembly 10 controls or minimizes solder extrusion. Moreover, the BOT assembly 10 enables solder to more uniformly disperse over the landing trace. Therefore, the potential for the formation of a solder bridge is reduced in fine bump pitch packages. In other words, undesirable solder bridging between adjacent traces in a fine pitch bump (I/O) design is inhibited or prevented. In addition, BOT assembly 10 provides a more robust and reliable electrical interconnection for the package 12 by changing existing trace pattern design without substantial additional process cost.
[0044] An embodiment method of forming a bump-on-trace (BOT) assembly includes forming a landing trace on a substrate, positioning a conductive pillar over the landing trace such that the conductive pillar extends at least to an end of the landing trace, and reflowing a solder feature between the landing trace and the conductive pillar to electrically couple the landing trace to the conductive pillar.
[0045] An embodiment method of forming a bump-on-trace (BOT) assembly includes forming a landing trace on a substrate, removing a portion of the landing trace to generate an augmented wetting area, and applying solder over the augmented wetting area of the landing trace to electrically couple the landing trace to a conductive pillar.
[0046] An embodiment bump-on-trace (BOT) interconnection for a package includes a landing trace including a distal end, a conductive pillar extending at least to the distal end of the landing trace, and a solder feature electrically coupling the landing trace and the conductive pillar.
[0047] While the disclosure provides illustrative embodiments, this description is not intended to be construed in a limiting sense. Various modifications and combinations of the illustrative embodiments, as well as other embodiments, will be apparent to persons of ordinary skill in the art upon reference to the description. It is therefore intended that the appended claims encompass any such modifications or embodiments.