NANOWIRE DEVICE WITH REDUCED PARASITICS
20170186846 ยท 2017-06-29
Inventors
- Mustafa Badaroglu (Leuven, BE)
- Vladimir Machkaoutsan (Wezemaal, BE)
- Stanley Seungchul Song (San Diego, CA)
- Jeffrey Junhao Xu (San Diego, CA)
- Matthew Michael NOWAK (San Diego, CA, US)
- Choh Fei Yeap (San Diego, CA, US)
Cpc classification
H01L21/762
ELECTRICITY
H10D62/116
ELECTRICITY
H10D30/43
ELECTRICITY
H10D64/667
ELECTRICITY
H10D30/6735
ELECTRICITY
H10D30/023
ELECTRICITY
B82Y10/00
PERFORMING OPERATIONS; TRANSPORTING
H10D30/611
ELECTRICITY
H10D30/014
ELECTRICITY
H10D30/6757
ELECTRICITY
H10D62/822
ELECTRICITY
International classification
H01L29/423
ELECTRICITY
H01L21/762
ELECTRICITY
H01L29/165
ELECTRICITY
H01L29/49
ELECTRICITY
H01L29/06
ELECTRICITY
Abstract
A nanowire transistor is provided that includes a well implant having a local isolation region for insulating a replacement metal gate from a parasitic channel. In addition, the nanowire transistor includes oxidized caps in the extension regions that inhibit parasitic gate-to-source and gate-to-drain capacitances.
Claims
1. A method of manufacturing a nanowire transistor, comprising: oxidizing a well implant to form a local isolation region; forming a fin on the local isolation region that includes alternating layers of a first semiconductor and a second semiconductor, wherein an initial layer of the first semiconductor abuts the local isolation region, and wherein the fin extends from a first extension region to a second extension region; implanting an etch stop dopant in the first extension region and in the second extension region; forming a dummy gate opening to expose a gate region of the fin; and selectively etching the layers of the first semiconductor in the gate region of the fin to form nanowires from the layers of the second semiconductor in the gate region, wherein the implanted etch stop dopant inhibits a selective etching of the layers of the first semiconductor in the first extension region and in the second extension region.
2. The method of claim 1, further comprising: selectively oxidizing the layers of the first semiconductor such that each layer of the first semiconductor includes oxidized caps extending from the dummy gate opening into the first extension region and into the second extension region; and forming a replacement metal gate around the nanowires.
3. The method of claim 1, wherein the first semiconductor is silicon and the second semiconductor is silicon germanium.
4. The method of claim 1, wherein the first semiconductor is silicon germanium and the second semiconductor is silicon.
5. The method of claim 4, wherein implanting the etch stop dopant comprises implanting carbon.
6. The method of claim 2, wherein depositing the replacement metal gate comprises depositing an initial high-k dielectric layer.
7. The method of claim 6, wherein depositing the replacement metal gate further comprises depositing a subsequent work function layer.
8. The method of claim 7, wherein depositing the replacement metal gate further comprises depositing a metal gate fill.
9. The method of claim 1, wherein forming the fin comprises depositing the initial layer of the first semiconductor, a second layer of the second semiconductor, a third layer of the first semiconductor, and a fourth layer of the second semiconductor.
10. The method of claim 1, wherein forming the fin comprises a selective isolation trench process.
11. A nanowire transistor, comprising: at least one nanowire extending from a first extension region to a second extension region; and a replacement metal gate surrounding the at least one nanowire, wherein the first extension region and the second extension region each includes at least one semiconductor layer having an oxidized cap abutting the at least one nanowire.
12. The nanowire transistor of claim 11, further comprising: a substrate; and a well implant in the substrate adjacent the replacement metal gate, wherein the well implant includes an oxidized local isolation region positioned between a remainder of the well implant and the replacement metal gate.
13. The nanowire transistor of claim 11, wherein the at least one semiconductor layer comprises a silicon germanium layer including an etch stop dopant.
14. The nanowire transistor of claim 13, wherein the etch stop dopant comprises carbon.
15. The nanowire transistor of claim 11, wherein the replacement metal gate comprises: an outer high-k layer adjacent the at least one nanowire; a metal gate fill; and a work function layer between the outer high-k layer and the metal gate fill.
16. The nanowire transistor of claim 11, wherein the at least one nanowire comprises a plurality of silicon nanowires, and wherein the at least one semiconductor layer comprises a plurality of silicon germanium layers.
17. A nanowire transistor, comprising: a substrate; a well implant; a plurality of selectively-etched semiconductor layers interleaved with a plurality of nanowires; and a replacement metal gate surrounding the plurality of nanowires, wherein the well implant includes an oxidized local isolation region configured to insulate the replacement metal gate from a remainder of the well implant.
18. The nanowire transistor of claim 17, wherein the plurality of nanowires comprise silicon and wherein the selectively-etched semiconductor layers comprise silicon germanium.
19. The nanowire transistor of claim 17, wherein the plurality of nanowires comprise silicon germanium and wherein the selectively-etched semiconductor layers comprise silicon.
20. The nanowire transistor of claim 17, wherein the replacement metal gate comprises: an outer high-k layer adjacent the plurality of nanowires; a metal fill; and a work function layer between the outer high-k layer and the metal fill.
Description
BRIEF DESCRIPTION OF THE DRAWINGS
[0007]
[0008]
[0009]
[0010]
[0011]
[0012]
[0013]
[0014] Embodiments of the disclosure and their advantages are best understood by referring to the detailed description that follows. It should be appreciated that like reference numerals are used to identify like elements illustrated in one or more of the figures.
DETAILED DESCRIPTION
[0015] To avoid the undercutting during the selective etching of the nanowires, an extension implant is disclosed that makes the extension regions resistant to the selective etching through the implantation of an etch stop dopant. The same extension implant of the etch stop dopant renders the extension regions susceptible to a selective oxidation prior to the formation of the replacement metal gate. The resulting gate-to-source and gate-to-drain parasitic capacitances are thus relatively low due to the lower k of the oxide layer as well as the reduced undercut that spaces the gate from the source/drain regions. In addition, a local isolation region may be formed in the well implant through an oxygen implantation prior to the deposition of the epitaxial layers in the fin so as to provide a reduced parasitic capacitance between the replacement metal gate and any parasitic channel formed in the well implant.
[0016] An example nanowire transistor 100 is shown in a cross-sectional view along a longitudinal axis of a fin 105 in
[0017] A replacement metal gate including a metal gate fill 145 surrounds nanowires 130 and is separated from nanowires 130 by an inner work function layer 150 and an outer high-k dielectric layer 140. High-k dielectric layer 140 thus contacts nanowires 130 while work function layer 150 separates metal gate fill 145 from high-k dielectric layer 140. Fin 105 extends longitudinally in the same direction as nanowires 130. In contrast, the replacement metal gate comprising metal gate fill 145, work function layer 150, and high-k dielectric layer 140 extends laterally across fin 105 at right angles to the longitudinal axis defined by nanowires 130. With regard to this lateral extension of the replacement metal gate across fin 105, the replacement metal gate is positioned between a pair of spacer layers 115 deposited above fin 105. Extension regions 110 lie directly beneath spacer layers 115 at either end of nanowires 130 and a corresponding drain/source region 155. Extension regions 110 are thus situated between nanowires 130 and drain/source regions 155. As will be discussed further herein, extension regions 110 are implanted with an etch stop dopant so as to be resistant to the selective etch that forms at least one nanowire 130. The selectively-etched semiconductor layers are thus made resistant to the selective etch that forms nanowires 130 in the channel portion of nanowire transistor 100. For example, in a Si nanowire embodiment, the SiGe layers (discussed further below) are the selectively-etched semiconductor layers. Such a selective etch will also tend to etch the SiGe layers within extension regions 110. But the etch stop dopant implanted into extension regions 110 inhibits the selective etching of the SiGe layers in extension regions 110 in a silicon nanowire embodiment.
[0018] The inhibition of the selective etch within extension regions 110 results in the replacement metal gate not extending into extension regions 110 but instead limited to a channel region between extension regions 110. This is quite advantageous with regard to reducing undesirable gate-to-source and gate-to-drain parasitic capacitances in nanowire transistor 100. As will be explained further, metal gate fill 145 as well as its corresponding inner and outer layers 150 and 140 are deposited into a dummy gate opening defined by spacers 115. To further reduce these parasitic capacitances, extension regions 110 are oxidized through the dummy gate opening to form oxidized caps 125 in the selectively-etched semiconductor layers prior to the deposition of the replacement metal gate. Metal gate fill 145 and its inner and outer layers 150 and 140 are then eventually deposited through the dummy gate opening such that oxidized caps 125 are positioned between both longitudinal ends of nanowires 130 and the remainder of extension regions 110. Thus, not only is metal gate fill 145 prevented from extending into extension regions 110, it is also insulated from extension regions 110 by oxidized caps 125 so as to further reduce any resulting gate-to-source and gate-to-drain parasitic capacitances.
[0019] Nanowire transistor 100 is shown in cross-sectional view in
Method of Manufacture
[0020] To begin the manufacture, a suitable substrate such as a silicon or a silicon on insulator (SOI) substrate receives a well implant 200 as shown in
[0021] As shown in
[0022] Referring now to
[0023] Referring again to
[0024] The method of manufacture may be summarized with regard to the flowchart shown in
[0025] Moreover, the method includes an act 610 of implanting an etch stop dopant in the first extension region and in the second extension region. The implantation of the etch stop dopant in the first and second extension regions is discussed with regard to
[0026] As those of some skill in this art will by now appreciate and depending on the particular application at hand, many modifications, substitutions and variations can be made in and to the materials, apparatus, configurations and methods of use of the devices of the present disclosure without departing from the scope thereof. In light of this, the scope of the present disclosure should not be limited to that of the particular embodiments illustrated and described herein, as they are merely by way of some examples thereof, but rather, should be fully commensurate with that of the claims appended hereafter and their functional equivalents.