Nonvolatile semiconductor storage device and method of manufacture thereof
09691779 ยท 2017-06-27
Assignee
Inventors
Cpc classification
H10D64/691
ELECTRICITY
H10D30/694
ELECTRICITY
H10D30/69
ELECTRICITY
International classification
H01L29/792
ELECTRICITY
H01L21/28
ELECTRICITY
H01L29/423
ELECTRICITY
Abstract
A nonvolatile semiconductor storage device including a number of memory cells formed on a semiconductor substrate, each of the memory cells has a tunnel insulating film, a charge storage layer, a block insulating film, and a gate electrode which are formed in sequence on the substrate. The gate electrode is structured such that at least first and second gate electrode layers are stacked. The dimension in the direction of gate length of the second gate electrode layer, which is formed on the first gate electrode layer, is smaller than the dimension in the direction of gate length of the first gate electrode layer.
Claims
1. A nonvolatile semiconductor storage device including a memory cell, the memory cell comprising: a semiconductor substrate; a tunnel insulating film formed above the semiconductor substrate; a charge storage layer formed above the tunnel insulating film; an insulating film formed above the charge storage layer; a metal-containing layer formed above and in direct contact with the insulating film, the metal-containing layer having a gate pattern and including tantalum and oxygen at edges extending from a top surface to a bottom surface of the metal-containing layer; and a gate electrode layer formed above the metal-containing layer and constituted of a material different from a material of the metal-containing layer, the gate electrode layer having a dimension in a direction of a gate length smaller than a dimension in the direction of the gate length of the metal-containing layer.
2. The device according to claim 1, wherein the material of the gate electrode layer is a metal.
3. The device according to claim 1, wherein the insulating film includes a metal oxide.
4. The device according to claim 1, wherein a thickness of the gate electrode layer is larger than a thickness of the metal-containing layer.
5. A nonvolatile semiconductor storage device including a memory cell, the memory cell comprising: a semiconductor substrate; a tunnel insulating film formed above the semiconductor substrate; a charge storage layer formed above the tunnel insulating film; an insulating film formed above the charge storage layer; a metal-containing layer including a first portion and a second portion formed above and in direct contact with the insulating film, the first portion of the metal-containing layer having a gate pattern and the second portion of the metal-containing layer including tantalum and oxygen extending from a top surface to a bottom surface of the metal-containing layer; and a gate electrode layer formed above the metal-containing layer and constituted of a material different from a material of the metal-containing layer, the gate electrode layer having a dimension in a direction of a gate length smaller than a dimension in the direction of the gate length of the metal-containing layer.
6. The device according to claim 5, wherein the material of the gate electrode layer is a metal.
7. The device according to claim 5, wherein a first length in the direction of the gate length of an under surface of the gate electrode layer is smaller than a second length in the direction of the gate length of an under surface of the metal-containing layer.
8. The device according to claim 5, wherein the insulating film includes a metal oxide.
9. The device according to claim 5, wherein the insulating film includes HfSiO.
10. The device according to claim 5, wherein the memory cell further comprises an intermediate layer formed between the metal-containing layer and the gate electrode layer, a resistivity of the gate electrode layer being lower than a resistivity of the intermediate layer.
11. The device according to claim 10, wherein both sides of the gate electrode layer are located inside both sides of the metal-containing layer in the direction of the gate length.
12. The device according to claim 10, wherein a first length in the direction of the gate length of an under surface of the gate electrode layer is smaller than a second length in the direction of the gate length of an upper surface of the metal-containing layer and a third length in the direction of the gate length of an under surface of the metal-containing layer.
13. The device according to claim 5, wherein a thickness of the gate electrode layer is larger than a thickness of the metal-containing layer.
14. A nonvolatile semiconductor storage device comprising: a first memory cell and a second memory cell adjacent to the first memory cell in a first direction, the first memory cell comprising: a first tunnel insulator formed above a semiconductor substrate; a first charge storage portion formed above the first tunnel insulator; a first insulator formed above the first charge storage portion; a first tantalum-containing portion formed above and in direct contact with the first insulator, the first tantalum-containing portion having a gate pattern and including tantalum and oxygen at edges extending from a top surface to a bottom surface of the first tantalum-containing portion; and a first gate electrode portion formed above the first tantalum-containing portion and constituted of a material different from a material of the first tantalum-containing portion, the first gate electrode portion having a dimension in the first direction smaller than a dimension in the first direction of the first tantalum-containing portion; and the second memory cell comprising: a second tunnel insulator formed above the semiconductor substrate; a second charge storage portion formed above the second tunnel insulator; a second insulator formed above the second charge storage portion; a second tantalum-containing portion formed above and in direct contact with the second insulator, the second tantalum-containing portion being apart from the first tantalum-containing portion in the first direction between the first memory cell and the second memory cell the second tantalum-containing portion having a gate pattern and including tantalum and oxygen at edges extending from a top surface to a bottom surface of the second tantalum-containing portion; and a second gate electrode portion formed above the second tantalum-containing portion and constituted of a material different from a material of the second tantalum-containing portion, the second gate electrode portion having a dimension in the first direction smaller than a dimension in the first direction of the second tantalum-containing portion.
15. The device according to claim 14, wherein a direction of a gate length of the first gate electrode portion and a direction of a gate length of the second gate electrode portion are aligned in the first direction.
16. The device according to claim 14, wherein the material of the first gate electrode portion and the material of the second gate electrode portion are a metal.
17. The device according to claim 14, wherein the first memory cell further comprises a first intermediate portion formed between the first tantalum-containing portion and the first gate electrode portion, a resistivity of the first gate electrode portion being lower than a resistivity of the first intermediate portion, and the second memory cell further comprises a second intermediate portion formed between the second tantalum-containing portion and the second gate electrode portion, a resistivity of the second gate electrode portion being lower than a resistivity of the second intermediate portion.
18. The device according to claim 14, wherein a thickness of the first gate electrode portion is larger than a thickness of the first tantalum-containing portion and a thickness of the second gate electrode portion is larger than a thickness of the second tantalum-containing portion.
Description
BRIEF DESCRIPTION OF THE SEVERAL VIEWS OF THE DRAWING
(1)
(2)
(3)
(4)
(5)
(6)
(7)
(8)
DETAILED DESCRIPTION OF THE INVENTION
(9) The embodiments of the present invention will be described hereinafter with reference to the accompanying drawings.
First Embodiment
(10)
(11) Device isolation regions 14 is formed buried in a surface portion of a silicon substrate (semiconductor substrate) 11 so that device isolation regions 14 surround device regions. A tunnel insulating film 12 of silicon oxide is formed on the device regions surrounded by the device isolation regions 14. A charge storage layer 13 of silicon nitride is formed on the tunnel insulating film 12. Here, a surface of the device isolation regions 14 is substantially the same level as the charge storage layer 13.
(12) A block insulating film 15, which is an Al.sub.2O.sub.3 film for example, is formed on the charge storage layer 13 and the device isolation regions. A gate electrode 16 is formed on the block insulating film 15. The tunnel insulating film 12, the charge storage layer 13, the block insulating film 15 and the gate electrode 16 are processed into a gate pattern as shown in
(13) The gate electrode 16 includes a first electrode layer 16-1 formed on the block insulating film 15, a second electrode layer 16-2 formed on the first electrode layer 16-1, and a third electrode layer 16-3 formed on the second electrode layer 16-2. For example, the first, second and third electrode layers 16-1, 16-2 and 16-3 are made of TaN, polysilicon, and NiSi, respectively.
(14) A first insulating film 17 of, say, silicon oxide is formed on portions at both ends of the top surface of the first electrode layer 16-1 and on the sidewalls of the second and third electrode layers 16-2 and 16-3 in the direction of gate length. Source/drain diffusion layers 18 of a memory cell transistor are formed in the surface of the silicon substrate 11 so that the region between them is located below the gate electrode 16. A second insulating film 19 as a silicon oxide is formed on each of the source/drain diffusion layers 18.
(15) As a comparative example, the structure of a memory cell transistor portion of a conventional NAND nonvolatile semiconductor memory is illustrated in
(16) Furthermore, the upper portion of the third electrode layer 16-3 will expand in the direction of gate length to be subjected to silicidation. As a result, the possibility will increase that the third gate electrode layer 16-3 is shorted between the adjacent gate electrodes.
(17) If the spacing of adjacent gate electrodes is increased in order to prevent the third gate electrode layer from being shorted between the adjacent gate electrodes in the structure of
(18) Depending on the kind of metal used for the first gate electrode layer 16-1, edges of the metal electrode may turn into an insulator after oxidized by a thermal process. In such an event, the characteristics of memory cell transistors will degrade remarkably.
(19) In the structure shown in
(20) Moreover, the dimension in the direction of gate length of the first gate electrode 16-1 does not decrease. As a result, the dimension in the direction of gate length of the first electrode layer 16-1 which electrically functions as the gate length of a transistor can be increased. For this reason, it becomes possible to prevent degrading the characteristics of the memory cell transistors due to the short-channel effect.
(21) As the block insulating film 15, use is made of a film of, say, Al.sub.2O.sub.3 which has a larger dielectric constant than the tunnel insulating film 12 of, say, silicon oxide and the second insulating film 19 of, say, silicon oxide. For this reason, the magnitude of an electric field applied to the edges of the gate electrode during programming or erasing is reduced due to the effect of fringe capacitance. However, the effect of the fringe capacitance can be reduced by increasing the dimension of the first electrode layer 16-1 in the direction of gate length and the magnitude of the electric field applied to the gate insulating film of the memory cell transistor can be increased. For this reason, it becomes possible to prevent the write/erase characteristics of the memory cell transistor from being degraded.
(22)
(23) As shown in
(24) The NAND cell unit is provided with select transistors STR on the side of each bit line BL connected to a sense amplifier (not shown) and on the side of a source line SL. Between the two select transistors STR associated with the same bit line are connected in series a plurality of memory cell transistors MTR. Each of bit lines BL1, BL2 and BL3 intersects a control line SGD, word lines WL1, WL2, . . . , WLn, a control line SGS, and the source line SL.
(25) The control line SGD is connected in common to the gates of the select transistors STR on the sense amplifier side of the bit lines BL1 to BL3. The word line WLn is connected in common to the control gates of memory cell transistors MTR each of which is the n-th one of the cell transistors in series connected to a respective one of the bit lines BL1 to BL3. The word line WL4 is connected in common to the control gates of memory cell transistors MTR each of which is the fourth one of the cell transistors connected in series with a respective one of the bit lines BL1 to BL3. The word line WL3 is connected in common to the control gates of memory cell transistors MTR each of which is the third one of the cell transistors connected in series with a respective one of the bit lines BL1 to BL3. The word line WL2 is connected in common to the control gates of memory cell transistors MTR each of which is the second one of the cell transistors connected in series with a respective one of the bit lines BL1 to BL3. The word line WL1 is connected in common to the control gates of memory cell transistors MTR each of which is the first one of the cell transistors connected in series with a respective one of the bit lines BL1 to BL3. The control line SGS is connected in common to the gates of the select transistors STR on the source line side of the bit lines BL1 to BL3.
(26) In the semiconductor storage device 70, as shown in
(27) That is, it can be said that the semiconductor substrate is separated into a number of device regions by the device isolation regions. At the intersections of the source line SL and the bit lines BL1 to BL3, source line contacts SLC are formed. A bit line contact BLC is formed in that portion of each bit line BL which is located between the control line SGD and the corresponding sense amplifier (not shown).
(28) At each of the intersections of the word lines WL1 to WLn and the bit lines BL1 to BL3, one of the memory cell transistors MTR is placed. Likewise, at each of the intersections of the control lines SGS and SGD and the bit lines BL1 to BL3, one of the select transistors STR is placed.
(29) A sectional view taken along line A-A of
(30) Reference is next made to
(31) First, as shown in
(32) Next, though not shown, a mask material consisting of stacked films of, for example, silicon oxide and silicon nitride is deposited onto the charge storage layer 13 and then predestinate areas of device isolation regions are opened by lithography. The mask material, the charge storage layer 13, the tunnel insulating film 12 and the silicon substrate 11 are etched in sequence to form trenches for device isolation regions in the silicon substrate 11. After that, the trenches formed in the silicon substrate 11 are filled with a device isolation insulating film of, for example, silicon oxide. Subsequently, the device isolation insulating film is planarized by chemical mechanical polishing (CMP) and then etched so that its surface is at substantially the same level as the top of the charge storage layer 13. After that, the mask material is removed. Thereby, the device isolation regions 14 are formed.
(33) As shown in
(34) As shown in
(35) As shown in
(36) As shown in
(37) In this etching process, etching may be stopped after the first gate electrode layer 16-1 (or the first gate electrode layer 16-1 and the block insulating film 15, or the first gate electrode layer 16-1, the block insulating film 15 and the charge storage layer 13) has been selectively etched away. This is, adjacent memory cells can operate as MONOS cells if at least the first gate electrode layer 16-1 has been separated into adjacent gate electrodes of the respective memory cells.
(38) As shown in
(39) Next, the silicon nitride film 21 are etched away to expose the top surface of the second gate electrode layer 16-2. At that time, the silicon oxide film 17 and the silicon oxide film 19 may be partly etched away and side surface of top of the second gate electrode layer 16-2 is exposed. Then, a top portion of the second gate electrode layer 16-2 is turn into a silicide. A film of NiSi, which forms the third gate electrode layer 16-3 of low resistivity, is then formed to a thickness of, say, 20 nm, thereby obtaining the structure shown in
(40) After that, an interlayer insulating film, contact electrodes and layers of interconnections are formed using generally known techniques, whereby a nonvolatile semiconductor memory is completed.
(41) According to the present embodiment, as described above, the second electrode layer 16-2 and the third electrode layer 16-3 are formed with the insulating film 17 on the side, but the first electrode layer 16-1 is not formed with the insulating film 17 on the side. Then it is possible to prevent the gate length from being reduced while suppressing short-circuiting of adjacent gates. Since the spacing between adjacent gates is short, it is possible to secure sufficient gate length even if the edges of the first electrode layer 16-1 are oxidized.
(42) Accordingly, the deterioration of the characteristics of memory cell transistors, such as the deterioration of the short-channel characteristic, the deterioration of the program/erase characteristic due to the effect of fringe capacitance at the edges of the gate electrodes, etc., can be prevented.
(43) In addition, the use of an insulating film which has a high dielectric constant like Al.sub.2O.sub.3 as the block insulating film 15 allows its leakage current to be reduced. Moreover, the use of a material which contains a metal, such as TaN, and has a large work function as the first gate electrode layer 16-1 allows the work function of the gate electrode to be made large. Thereby, it becomes possible to suppress the injection of electrons from the gate electrode through the block insulating film into the charge storage film in an erase operation and prevent the deterioration of the erase characteristic of the memory cell transistors. Furthermore, the use of a silicide as the third gate electrode 16-3 allows the gate electrode 16 to have low resistivity.
Second Embodiment
(44)
(45) The second embodiment is different from the first embodiment in that the first gate electrode layer 16-1 contains oxygen in its edge portions which are opposed to each other in the direction of gate length.
(46) As shown in
(47) With the structure shown in
(48) In addition, breakdown may occur when a high electric field is applied to the edges of the block insulating film (Al2O3) film 15, the charge storage layer (silicon nitride) 13 and the tunnel insulating film (silicon oxide) 12 which have reliability lowered due to etching damages of the gate electrodes forming. In the case of the present embodiment, however, the gate electrode layer 16-1 is made lower in resistivity in the edge portions than in the central portion owing to introduction of oxygen into the edge portions; thus, it becomes possible to prevent applying high electric field to the edges of the above-mentioned insulating films. Thereby, the reliability of the memory cell transistors can be increased.
(49) The structure of the present embodiment can be fabricated in the following manner:
(50) The structure shown in
(51) Even if the structure shown in
(52) In order to reduce the number of processing steps, the heat treatment can also be carried out simultaneously with annealing to immobilize impurities in the source/drain diffusion layers 18. For example, after the structure shown in
(53) The present embodiment can offer the same advantages as described above even if the TaN film 16-1-1 is smaller than the second gate electrode layer 16-2 in the dimension in the direction of gate length as shown in
(54) In either of
(55) In addition, by making the dimension in the direction of gate length of the first electrode layer 16-1 large, the effect of fringe capacitance can be reduced and consequently the magnitude of the electric field applied to the gate insulating film of the memory cell transistors can be increased, thus making it possible to prevent the program/erase characteristics of the memory cell transistors from being deteriorated. Moreover, the gate insulating film and the insulating film between gate electrodes can be modified by the heat treatment carried out in supplying oxygen, thus preventing the reliability of the memory cell transistors from being lowered.
Modification
(56) The present invention is not limited to the embodiments described above. In the embodiments, Al2O3 is used as the block insulating film; however, this is not restrictive. Use may be made of metal oxide films, such as HfSiO.sub.x, HfAlO.sub.x, LaAlO.sub.x, etc., which have a high dielectric constant. In addition, the first electrode layer of the gate electrode is not limited to TaN, but use may be made of a dielectric material, such as TaC, which does not react with the block insulating film and has a large work function. Moreover, the second electrode layer is not limited to polysilicon or NiSi, but use may be made of various metal materials which have low resistivity.
(57) The thickness of each element need not be limited as illustrated in the embodiments but may be modified suitably according to specifications. Further, the memory cell transistor of the structure shown in
(58) The first gate electrode layer need not necessarily be etched vertically at its edges, but may be tapered at the edges on the upper side. Likewise, the second gate electrode layer also need not necessarily have its sidewall etched vertically, but may be tapered at the edges such that the upper side is retracted relative to the underside. However, in order to suppress the short-circuiting of adjacent gates, it is required that the dimension in the direction of gate length of the underside of the second gate electrode layer be smaller than the dimension in the direction of gate length of the upper side of the first gate electrode layer.
(59) Additional advantages and modifications will readily occur to those skilled in the art. Therefore, the invention in its broader aspects is not limited to the specific details and representative embodiments shown and described herein. Accordingly, various modifications may be made without departing from the spirit or scope of the general inventive concept as defined by the appended claims and their equivalents.