SEMICONDUCTOR DEVICE HAVING CONDUCTIVE BUMP WITH IMPROVED RELIABILITY
20170179059 ยท 2017-06-22
Inventors
Cpc classification
H01L2224/114
ELECTRICITY
H01L2224/0401
ELECTRICITY
H01L2224/03912
ELECTRICITY
H01L2924/00012
ELECTRICITY
H01L2224/131
ELECTRICITY
H01L2224/034
ELECTRICITY
H01L2224/034
ELECTRICITY
H01L2224/0345
ELECTRICITY
H01L2224/131
ELECTRICITY
H01L2224/05008
ELECTRICITY
H01L2224/119
ELECTRICITY
H01L2224/03912
ELECTRICITY
H01L2224/16227
ELECTRICITY
H01L2224/119
ELECTRICITY
H01L2224/05571
ELECTRICITY
H01L2224/13024
ELECTRICITY
H01L2224/05571
ELECTRICITY
H01L2924/00014
ELECTRICITY
H01L2224/05548
ELECTRICITY
H01L2924/00014
ELECTRICITY
H01L2924/00012
ELECTRICITY
H01L2224/05026
ELECTRICITY
H01L2224/05026
ELECTRICITY
H01L24/02
ELECTRICITY
H01L2224/0345
ELECTRICITY
H01L2224/114
ELECTRICITY
International classification
Abstract
The present disclosure discloses a semiconductor device having conductive bumps formed on a conductive redistribution layer and associated method for manufacturing. The semiconductor device may further include a first type shallow trench formed on a passivation layer overlying a semiconductor substrate. The conductive redistribution layer is formed in the first type shallow trench. A polyimide layer may be formed between neighboring conductive redistribution layers should a plurality of the conductive redistribution layers are formed with or without the first type shallow trench formed for each of the plurality of conductive redistribution layers.
Claims
1. A semiconductor device, comprising: a semiconductor substrate having at least one electrical terminal on the semiconductor substrate; a passivation layer overlying the semiconductor substrate; a first type shallow trench formed in an upper portion of the passivation layer with a predetermined trench depth and exposing a lower portion of the passivation layer corresponding to the upper portion; a plurality of vias formed in the lower portion of the passivation layer to expose a plurality of portions of the at least one electrical terminal; a conductive redistribution layer formed in the first type shallow trench, filling the plurality of vias and overlying a portion of the lower portion of the passivation layer; and at least one conductive bump formed on a selected portion of the conductive redistribution layer and connected to the at least one electrical terminal through the plurality of vias.
2. The semiconductor device of claim 1, further comprising: a plurality of second type shallow trenches formed in the passivation layer outside the first type shallow trench; each of the plurality of second type shallow trenches has a smaller trench width than the first type shallow trench.
3. (canceled)
4. The semiconductor device of claim 2, wherein: each of the plurality of second type shallow trenches has substantially the same predetermined trench depth as the first type shallow trench.
5. The semiconductor device of claim 1, further comprising: an under bump metallization layer lining the passivation layer directly below the conductive redistribution layer and lining the plurality of vias.
6. The semiconductor device of claim 1, wherein the at least one conductive bump comprises: a conductive pillar layer formed on the selected portion of the conductive redistribution layer; and a conductive solderable layer formed on the conductive pillar layer.
7. The semiconductor device of claim 6, wherein the conductive pillar layer comprises copper.
8. The semiconductor device of claim 6, wherein the conductive solderable layer comprises tin or tin silver.
9. The semiconductor device of claim 1, wherein the conductive redistribution layer comprises copper.
10. The semiconductor device of claim 1, wherein the conductive redistribution layer is separated from a wall of the first type shallow trench with a gap.
11. The semiconductor device of claim 10, further comprising: a polyimide layer filling the gap between the conductive redistribution layer and the wall of the first type shallow trench.
12. A semiconductor device, comprising: a semiconductor substrate having at least one electrical terminal on the semiconductor substrate; a passivation layer overlying the semiconductor substrate; a plurality of first type shallow trenches formed in an upper portion of the passivation layer with each of the plurality of first type shallow trenches having a predetermined trench depth; a conductive redistribution layer formed in each of the plurality of first type shallow trenches; and at least one conductive bump formed on a selected portion of the conductive redistribution layer in at least one of the plurality of first type shallow trenches over the at least one electrical terminal, wherein the at least one conductive bump is connected to the at least one electrical terminal through a plurality of vias formed in the passivation layer.
13. The semiconductor device of claim 12, further comprising: a plurality of second type shallow trenches formed in the passivation layer between every two adjacent first type shallow trenches among the plurality of first type shallow trenches; each of the plurality of second type shallow trenches has a smaller trench width than the first type shallow trench.
14. The semiconductor device of claim 12, further comprising: a polyimide layer filling a space between every two adjacent conductive redistribution layers.
15. A method of manufacturing a semiconductor device, comprising: forming a passivation layer over a semiconductor substrate; forming a first type shallow trench extended from a top surface of the passivation layer into an upper portion of the passivation layer with a predetermined trench depth to expose a lower portion of the passivation layer corresponding to the upper portion; forming a plurality of vias in the lower portion of the passivation layer; forming a conductive redistribution layer in the first type shallow trench, filling the plurality of vias and overlying a portion of the lower portion of the passivation layer; and forming at least one conductive bump on a selected portion of the conductive redistribution layer.
16. The method of claim 15, further comprising: forming a plurality of second type shallow trenches in the passivation layer outside the first type shallow trench.
17. The method of claim 16, wherein the plurality of second type shallow trenches are formed in the same process step as the first type shallow trench is formed.
18. The method of claim 16, wherein each of the plurality of second type shallow trenches has a smaller trench width than the first type shallow trench.
19. The method of claim 16, wherein each of the plurality of second type shallow trenches has substantially the same predetermined trench depth as the first type shallow trench.
20. The method of claim 15, wherein forming the at least one conductive bump comprises: forming a conductive pillar layer on the selected portion of the conductive redistribution layer; and forming a conductive solderable layer on the conductive pillar layer.
Description
BRIEF DESCRIPTION OF THE DRAWINGS
[0011] The following detailed description of various embodiments of the present invention can best be understood when read in conjunction with the following drawings, in which the features are not necessarily drawn to scale but rather are drawn as to best illustrate the pertinent features.
[0012]
[0013]
[0014]
[0015]
[0016]
[0017]
[0018] The use of the same reference label in different drawings indicates the same or like components or structures with substantially the same functions for the sake of simplicity.
DETAILED DESCRIPTION
[0019] Various embodiments of the present invention will now be described. In the following description, some specific details, such as example circuits and example values for these circuit components, are included to provide a thorough understanding of the embodiments. One skilled in the relevant art will recognize, however, that the present invention can be practiced without one or more specific details, or with other methods, components, materials, etc. In other instances, well-known structures, materials, processes or operations are not shown or described in detail to avoid obscuring aspects of the present invention.
[0020] Throughout the specification and claims, the terms left, right, in, out, front, back, up, down, top, atop, bottom, over, under, above, below and the like, if any, are used for descriptive purposes and not necessarily for describing permanent relative positions. It is to be understood that the terms so used are interchangeable under appropriate circumstances such that embodiments of the technology described herein are, for example, capable of operation in other orientations than those illustrated or otherwise described herein. The term coupled, as used herein, is defined as directly or indirectly connected in an electrical or non-electrical manner. The terms a, an, and the includes plural reference, and the term in includes in and on. The phrase in one embodiment, as used herein does not necessarily refer to the same embodiment, although it may. The term or is an inclusive or operator, and is equivalent to the term and/or herein, unless the context clearly dictates otherwise. Those skilled in the art should understand that the meanings of the terms identified above do not necessarily limit the terms, but merely provide illustrative examples for the terms.
[0021]
[0022] An exemplary embodiment of the present invention will be described with reference to
[0023] In the semiconductor substrate 101, isolation structures may also be formed to define and isolate the various circuit elements formed in the semiconductor substrate 101. The semiconductor substrate 101 may further comprise inter-layer dielectric layers and a metallization layer (or multi-metallization layers) overlying the integrated circuits formed in the semiconductor substrate 101. The metallization layer or multi-metallization layers may be patterned to form a plurality of electrical terminals (e.g. the exemplary electrical terminal 102 illustrated in
[0024] The semiconductor substrate 101 with the integrated circuits and electrical terminals formed may then undergo flip chip packaging processes, during which the semiconductor substrate 101 can be mounted or attached to a package lead frame, a package substrate or a circuit board etc., with the electrical terminals being coupled to corresponding contacting sites or corresponding leads located on the package lead frame, the package substrate or the circuit board. Conductive bumps may be manufactured to fulfill the coupling of the electrical terminals to the package lead frame, the package substrate or the circuit board.
[0025] Still referring to the exemplary embodiment shown in
[0026] In accordance with an exemplary embodiment, the conductive redistribution layer 107 may comprise copper (Cu) and may have a first thickness T1, which may be designed according to practical application requirements. In one embodiment, the first thickness T1 may be of 1 m30 m. In another embodiment, the first thickness T1 may be of 5 m15 m.
[0027] In accordance with an exemplary embodiment, each of the conductive bump 110 may comprise a conductive pillar layer 108 formed on the conductive redistribution layer 107 and a conductive solderable layer 109 formed on the conductive pillar layer 108. The conductive pillar layer 108 may comprise copper and may have a second thickness T2. In one embodiment, the second thickness T2 may be of 10 m100 m. In another embodiment, the second thickness T2 may be of 40 m65 m. The conductive solderable layer 109 may comprise tin (Sn) or tin silver (SnAg) and may have a third thickness T3. In one embodiment, the third thickness T3 may be of 10 m50 m. In another embodiment, the third thickness T3 may be of 25 m50 m. The conductive bump 110 may have a height (T2+T3) of 25 m115 m. One of ordinary skill in the art should understand that the ranges for the thicknesses and height are only examples, not intended to limit the invention.
[0028] In accordance with an exemplary embodiment of the present application, after the conductive bumps 110 for all groups of the electrical terminals 102 are prepared, a thermal reflow process may then be applied to make the conductive bumps 110 to at least partially melt and then reflow to complete a mechanical and electrical connection between the semiconductor device 100 and a package lead frame, a package substrate or a circuit board for receiving the semiconductor device 100. However, since the pitch between different conductive redistribution layers 107 of the semiconductor device 100 is decreasing. The neighboring conductive redistribution layers 107 corresponding to different groups of the electrical terminals 102 may bridge due to migration of the conductive redistribution layers or conductive bumps 110 during the thermal reflow process, or electrical field difference induced migration during semiconductor device operations causing electrical shorts. Moreover, delamination of a molding compound from the passivation layer 103 may occur when the semiconductor device 100 operates under certain extreme operating conditions, especially under high temperature and high humidity conditions, which may also leading to failure of the semiconductor device 100 when operating in such extreme operating conditions. The molding compound may generally be formed to wrap and mold the package.
[0029] In accordance with an exemplary embodiment of the present invention, the semiconductor device 100 may further comprise a first type shallow trench 106 that can be formed in an upper portion 103U of the passivation layer 103 over each group of the electrical terminals 102 before forming the conductive redistribution layer 107 (referring to
[0030] With the first type shallow trenches 106 formed and each of the conductive redistribution layers 107 located inside a corresponding shallow trench 106, the neighboring conductive redistribution layers 107 corresponding to different groups of the electrical terminals 102 are better separated from each other to prevent migration of the melted conductive bumps 110 during the thermal reflow process or electrical field difference induced migration during semiconductor device operations, reducing the possibility of electrical shorts between different groups of the electrical terminals 102. Furthermore, delamination between the molding compound formed to wrap and mold the package and the passivation layer 103 can be prevented or at least reduced even if the semiconductor device 100 operates under certain extreme operating conditions, e.g. under high temperature and high humidity conditions. Thus, the reliability and quality of the semiconductor device 100 may be significantly improved.
[0031]
[0032] With the second type shallow trenches 111 formed, migration of melted conductive bumps 110 during the thermal reflow process can be further prevented, reducing the possibility of electrical shorts between different groups of the electrical terminals 102. Delamination between the molding compound and the passivation layer 103 can also be further prevented or at least further reduced even if the semiconductor device 100 operates under certain extreme operating conditions. Thus, the reliability and quality of the semiconductor device 100 may be further improved compared to the exemplary embodiment illustrated in
[0033]
[0034] In accordance with an alternative embodiment of the present invention, as shown in
[0035] The advantages of the various embodiments of the semiconductor device (e.g. the semiconductor device 100) having conductive bumps (e.g. bumps 110) formed on conductive redistribution layers (e.g. the plurality of redistribution layers 107) of the present invention are not confined to those described above. These and other advantages of the various embodiments of the present invention will become more apparent upon reading the whole detailed descriptions and studying the various figures of the drawings.
[0036]
[0037] Referring to
[0038] Subsequently, referring to
[0039] In accordance with an embodiment of the present invention, a plurality of second type shallow trenches 111 may also be formed in the same process as the first type shallow trench 106 is formed. The plurality of second type shallow trenches 111 are formed in the passivation layer 103 outside the first type shallow trench 106, e.g. between every two adjacent first type shallow trenches 106 among the plurality of first type shallow trenches 106. Each of the plurality of second type shallow trenches 111 may have a smaller trench width than the first type shallow trench 106, and may have a trench depth D2 the same as the predetermined trench depth D1 of the first type shallow trench 106. Of course, in other embodiment, the trench depth D2 may be different from the trench depth D1. Optionally, the plurality of second type shallow trenches 111 may not be formed in the same process as the first type shallow trench 106 is formed.
[0040] Subsequently, referring to
[0041] Subsequently, referring to
[0042] Subsequently, referring to
[0043] In subsequence, referring to
[0044] In the following, the first photo resist layer PR1 is removed, referring to
[0045] Then, referring to
[0046] Subsequently, referring to
[0047] Subsequently, referring to
[0048] In accordance with an alternative embodiment of the present invention, referring back to the step illustrated in
[0049] In accordance with an alternative embodiment of the present invention, with the polyimide layer 112 formed, the first type shallow trenches 106 may not necessarily needing to be formed. Similarly, the second type shallow trenches 111 are optional too. In that case, referring back to the step illustrated in
[0050] Methods and processes of forming a semiconductor device 100 having conductive bumps (e.g. bumps 110) formed on conductive redistribution layers (e.g. the plurality of redistribution layers 107) described in various embodiments of the present invention are illustrative and not intended to be limiting. Well known manufacturing steps, processes, materials and dopants etc. are not described in detail to avoid obscuring aspects of the technology. Those skilled in the art should understand that the steps described in the embodiments shown may be implemented in different orders and are not limited to the embodiments described.
[0051] From the foregoing, it will be appreciated that specific embodiments of the technology have been described herein for purposes of illustration, but that various modifications may be made without deviating from the technology. Many of the elements of one embodiment may be combined with other embodiments in addition to or in lieu of the elements of the other embodiments. Accordingly, the invention is not limited except as by the appended claims.