Magnetic tunnel junction loaded ring oscillators for MRAM characterization
09684035 ยท 2017-06-20
Assignee
Inventors
Cpc classification
G11C29/08
PHYSICS
H03K3/59
ELECTRICITY
G01R31/3277
PHYSICS
G11C11/16
PHYSICS
International classification
G01R27/28
PHYSICS
G11C29/08
PHYSICS
Abstract
Circuits are provided for modeling and characterizing the switching of magnetic tunnel junctions (MTJ) elements. More specifically, ring oscillators loaded with MTJ elements are used to characterize magnetic tunnel junction (MTJ) element performance. The circuits can include a ring oscillator (RO) having an odd number of inverters connected in series with a magnetic tunnel junction (MTJ) element inserted between each inverter. In some embodiments, the magnetic tunnel junction (MTJ) elements are arranged to act as a load to the inverters. The circuits optionally include one or more of a time to amplitude converter, a pulse distribution analyzer and/or PFET(s) and NFET(s). Methods of characterizing the switching characteristics of MTJ elements are also provided herein. Such MTJ elements can be suitable for use in magnetoresistive random access memory (MRAM) devices. Methods of making the ring oscillator are further provided herein.
Claims
1. A circuit for characterizing switching characteristics of a magnetic tunnel junction element, the circuit comprising: an odd number of inverters connected in series, wherein each inverter forms a stage; and a plurality of magnetic tunnel junction elements configured such that a magnetic tunnel junction element is electrically connected between each of the inverter stages, wherein the inverter stages and the plurality of the magnetic tunnel junction elements are configured in a ring oscillator (RO), and wherein the number of inverters is (2n+1), wherein n is an integer between 1-100 and wherein the number of magnetic tunnel junction elements is n.
2. The circuit of claim 1, wherein a frequency (f) of the ring oscillator is delayed by R.sub.MTJC.sub.in, wherein R.sub.MTJ is the resistance of the magnetic tunnel junction element and C.sub.in is the input capacitance of the inverter.
3. The circuit of claim 1, further comprising a source of applied voltage (Vdd) to the ring oscillator.
4. The circuit of claim 1, wherein the plurality of the magnetic tunnel junction elements are connected in series with the inverters.
5. The circuit of claim 4, further comprising a PFET and a NFET connected after a magnetic tunnel junction element and before the next inverter in the series, the PFET further connected between the applied voltage source and an intermediate node and a NFET connected between the intermediate node and ground.
6. The circuit of claim 5, further comprising a PFET and a NFET connected after each of the magnetic tunnel junction elements and before the next inverter in the series, each of the PFETs further connected between the applied voltage source and an intermediate node and each of the NFETs connected between the intermediate node and ground.
7. The circuit of claim 5, further comprising a source of an external magnetic field (H) to be applied to the ring oscillator.
8. The circuit of claim 1, wherein the plurality of the magnetic tunnel junction elements are connected to the inverters such that the magnetic tunnel junction elements act as a load to the inverters.
9. The circuit of claim 8, further comprising a source of applied voltage (Vdd) to the ring oscillator.
10. The circuit of claim 8, further comprising a source of an external magnetic field (H) to be applied to the ring oscillator.
11. The circuit of claim 1, further comprising a time to amplitude converter electrically connected to the ring oscillator.
12. The circuit of claim 10, further comprising a pulse distribution analyzer electrically connected to the amplitude converter.
13. A circuit for characterizing switching characteristics of a magnetic tunnel junction, the circuit, comprising: an odd number of inverters connected in series, wherein each inverter forms a stage; a plurality of magnetic tunnel junction elements configured such that a magnetic tunnel junction element is electrically connected between each of the inverter stages, wherein the inverter stages and the plurality of the magnetic tunnel junctions are configured in a ring oscillator (RO); a time to amplitude converter electrically connected to the ring oscillator; a pulse distribution analyzer electrically connected to the amplitude converter; and a plurality of PFETs and NFETs configured such that a PFET and NFET are electrically connected to each of the magnetic tunnel junction elements and to a subsequent inverter in the ring oscillator; and wherein the number of inverters is (2n+1), wherein n is an integer between 1-100 and wherein the number of magnetic tunnel junction elements is n.
14. The circuit of claim 13, wherein a frequency (f) of the ring oscillator is delayed by R.sub.MTJC.sub.in, wherein R.sub.MTJ is the resistance of the magnetic tunnel junction element and C.sub.in is the input capacitance of the inverter.
15. A method for characterizing switching characteristics of a magnetic tunnel junction element, the method comprising: providing a circuit, the circuit comprising: an odd number of inverters connected in series, wherein each inverter forms a stage; and a plurality of magnetic tunnel junction elements configured such that a magnetic tunnel junction element is electrically connected between each of the inverter stages, wherein the inverters and magnetic tunnel junction elements are configured in a ring oscillator, and wherein the number of inverters is (2n+1), wherein n is an integer between 1-100 and wherein the number of magnetic tunnel junction elements is n; and applying a voltage to the circuit to generate characteristics on the magnetic tunnel junction elements.
16. The method of claim 15, wherein the generating of characteristics on the magnetic tunnel junction elements comprises categorizing the magnetic tunnel junction elements as fast, slow or nominal.
17. The method of claim 15, further comprising applying a magnetic field to the circuit to generate additional characteristics on the magnetic tunnel junction elements.
18. The method of claim 15, wherein a frequency (f) of the ring oscillator is delayed by R.sub.MTJC.sub.in, wherein R.sub.MTJ is the resistance of the magnetic tunnel junction element and C.sub.in is the input capacitance of the inverter.
19. The method of claim 15, wherein the plurality of the magnetic tunnel junction elements are connected in series with the inverters.
20. The method of claim 15, wherein the circuit further comprises a PFET and a NFET connected after a magnetic tunnel junction element and before the next inverter in the series, the PFET further connected between the applied voltage source and an intermediate node and a NFET connected between the intermediate node and ground.
Description
BRIEF DESCRIPTION OF THE DRAWINGS
(1) The subject matter which is regarded as the invention is particularly pointed out and distinctly claimed in the claims at the conclusion of the specification. The forgoing and other features, and advantages of the invention are apparent from the following detailed description taken in conjunction with the accompanying drawings in which:
(2)
(3)
(4)
(5)
(6)
(7)
DETAILED DESCRIPTION
(8) As indicated hereinabove, the present invention generally relates to characterization for magnetoresistive random access memory (MRAM) devices. The present invention more specifically relates to the characterization of the performance of magnetic tunnel junction (MTJ) elements loaded in ring oscillators, which are now described in detail with accompanying figures. It is noted that like reference numerals refer to like elements across different embodiments.
(9) The following definitions and abbreviations are to be used for the interpretation of the claims and the specification. As used herein, the terms comprises, comprising, includes, including, has, having, contains or containing, or any other variation thereof, are intended to cover a non-exclusive inclusion. For example, a composition, a mixture, process, method, article, or apparatus that comprises a list of elements is not necessarily limited to only those elements but can include other elements not expressly listed or inherent to such composition, mixture, process, method, article, or apparatus.
(10) As used herein, the terms invention or present invention are non-limiting terms and not intended to refer to any single aspect of the particular invention but encompass all possible aspects as described in the specification and the claims.
(11) As used herein, the term about modifying the quantity of an ingredient, component, or reactant of the invention employed refers to variation in the numerical quantity that can occur, for example, through typical measuring and liquid handling procedures used for making concentrates or solutions. Furthermore, variation can occur from inadvertent error in measuring procedures, differences in the manufacture, source, or purity of the ingredients employed to make the compositions or carry out the methods, and the like. In one aspect, the term about means within 10% of the reported numerical value. In another aspect, the term about means within 5% of the reported numerical value. Yet, in another aspect, the term about means within 10, 9, 8, 7, 6, 5, 4, 3, 2, or 1% of the reported numerical value.
(12) As used herein, mount includes join, unite, couple, associate, insert, hang, affix, attach, fasten, bind, paste, secure, bolt, screw, rivet, pin, nail, clasp, clamp, cement, fuse, solder, weld, glue, form over, form on, slide together, layer, deposit, sputter, and similar terms. Mounted on and mounted to include any interior or exterior portion of the referenced element. Such phrases also include direct mounting (i.e. where the referenced elements are in direct contact) and indirect mounting (in which the referenced elements are not in direct contact, but are mounted together using intermediate elements. Elements referenced as mounted together herein may also be integrally formed together, for example, using a molding process as understood by a person skilled in the art. As a result, elements described herein as being mounted to each other need not be discrete structural elements. The elements may be permanently mounted, removably mounted or releasably mounted.
(13) The magnetic tunnel junction (MTJ) elements loaded in ring oscillators of the present invention allow for intrinsic characterization of the performance of MTJ elements. Such performance data can be useful for characterizing the MTJ elements as relatively fast, nominal, or slow. Fast product can often be sold for a higher price than a nominal or slow product, thus making it important to know the speed characteristics. As mentioned above, such speed differentiation is sometimes known as speed sorting or bucketing. The performance characteristics of MTJ elements can be useful in various technologies that utilize and include such MTJ elements, for example in magnetoresistive random access memory (MRAM) technologies.
(14) Given the increasing use of MRAM technologies, being able to characterize and model switching characteristics of MTJ elements in a real product like environment can be very beneficial. The circuits of the present invention that use a ring oscillator facilitate the understanding and modeling of the switching characteristics of MTJ elements in a less complex testing environment relative to prior MTJ element testing arrangements. For example, the apparatus and methods of the present invention allow for modeling and characterization of MTJ elements to be accomplished without the necessity of advanced functional characterization equipment. In addition, parasitics due to the connection of external test equipment can be reduced or eliminated in the present invention. The use of less complex characterization equipment in accordance with the present invention therefore facilitates ease of implementation in products and reduces complex parametric testing.
(15) Accordingly and as mentioned hereinabove, disclosed herein are circuits that include a ring oscillator (RO) having an odd number of inverters connected in series with a plurality of magnetic tunnel junction elements, with a magnetic tunnel junction element inserted between each of the inverter stages. Such configuration allows for the use of more simplified parametric test equipment together with existing complementary metal oxide semiconductor (CMOS) circuit elements.
(16) In other embodiments, the magnetic tunnel junction elements can be configured between the inverter stages so as to act as a load for the inverter stages. These configurations can provide an alternative method of understanding the switching characteristics of the MTJ elements that complement the information obtained by other, series connected, configurations.
(17) In yet other embodiments of the present invention, the ring oscillators of the present invention can be tunable, for example by using changes in applied voltage (Vdd) to the circuit, by using different numbers of stages to obtain different frequencies or by using a combination of changes in Vdd and different numbers of stages to obtain different frequencies. The frequency of the ring oscillator, f, can be designed to be determined by R.sub.MTJC.sub.in, where f is the frequency of the ring oscillator, R.sub.MTJ is the resistance of the MTJ and C.sub.in, is the inverter capacitance.
(18) In some alternative embodiments of the present invention, the ring oscillators of the present invention can be used in conjunction with an external field (i.e., an external magnetic field) to facilitate and improve design features of MTJ elements. More specifically, an external magnetic field can be applied to the circuit to modulate the switching characteristics of the MTJ elements. The relationship between the switching characteristics and the applied field facilitates improved and optimal design characteristics and features of MTJ elements.
(19) In yet other alternative embodiments of the present invention, a PFET (p-type or p-channel field effect transistor) and a NFET (n-type or n-type field effect transistor) may optionally be included between the magnetic tunnel junction (MTJ) elements and the next inverter stage to ensure sufficient current is flowing through the MTJ elements to be able to switch. More specifically, the optional inclusion of a PFET and NFET can be introduced between the stages to control the magnitude and time of current flowing through a MTJ element at any given time.
(20) In yet other alternative embodiments of the present invention, the circuits may optionally include a time to amplitude converter, a pulse distribution analyzer or both a time to amplitude converter and a pulse distribution analyzer as integral parts of the circuitry. The inventive structure, as described below, thus allows for more efficient characterization of MTJ elements that can be used in MRAM devices. The structures of various embodiments disclosed herein are described in detail below.
(21) Referring now to
(22)
(23) Circuit 40 includes ring oscillator (RO) 20. Ring oscillator (RO) 20 includes an odd number of inverters 22a, 22b . . . 22n connected in series. The number of inverters 22a, 22b . . . 22n in circuit 40 is (2n+1) inverters, where n is an integer, typically ranging from 1-100. Each inverter 22a, 22b . . . 22n in ring oscillator (RO) 20 can include NFET and PFETs that have a characteristic switching speed (not shown in
(24) Ring oscillator (RO) 20 also includes a plurality of magnetic tunnel junction (MTJ) elements 26a, 26b . . . 26n (not shown in
(25) The additional inclusion of the MTJ elements changes the delay to R.sub.MTJC.sub.in, wherein R.sub.MTJ is the resistance of the MTJ and C.sub.in is the input capacitance of the inverter. This corresponds to a change in the frequency with increasing delay resulting in the reduction of the frequency. Depending on the state of the MTJ, it can have two distinct resistance values and hence pulses in the oscillator have two characteristic frequencies. If the MTJ switches with every cycle it will result in a pulse height distribution that is symmetric. If the MTJ fails to switch from the low resistance state to higher resistance state (stuck low) the curve will skew towards lower resistance and vice versa.
(26) The outputs of each inverter provide the input to the next MTJ element in the series of ring oscillator (RO) 20. The output of each MTJ element then provides the input to the next inverter in the series of ring oscillator (RO 20). Thus, for example and as shown in
(27) In some embodiments, the number of magnetic tunnel junction (MTJ) elements is one less than one the number of inverters, as illustrated in
(28) When a voltage (Vdd) 38 is applied to ring oscillator 20, the oscillator oscillates, i.e., stream(s) of pulses are seen at the output. It will be appreciated that the voltage (Vdd) 38 can be applied to each inverter stage, but is illustrated in
(29) Circuit 40 illustrated in
(30) Circuit 40 can also further optionally include pulse distribution analyzer 34 electrically coupled or electrically connected to time to amplitude converter 30 via 32. Pulse distribution analyzer 34 can be constructed out of standard circuit elements so that the pulse amplitudes coming out of the converter 30 can be readily analyzed as a distribution function. The arrangement illustrated in
(31) Ring oscillator (RO) 20 and circuit 40 (optionally, including time to amplitude converter 30 and/or pulse distribution analyzer 34 as a part thereof) can be tunable. For example, RO 20 can be tunable either by a change in voltage, by a change in the number of oscillators or a combination of both a change in voltage and a change in the number of oscillators.
(32) In other embodiments of the present invention, performance or switching characteristics of MTJ elements can be analyzed using alternative arrangements of the MTJ elements relative to the inverter stages. With reference now to
(33) As mentioned above with reference to circuit 40, circuit 50 includes ring oscillator (RO) 20. Ring oscillator (RO) 20 includes an odd number of inverters 22a, 22b . . . 22n connected in series. The number of inverters 22a, 22b . . . 22n in circuit 50 is (2n+1) inverters, where n is an integer, typically ranging from 1-100. Each inverter 22a, 22b . . . 22n in ring oscillator (RO) 20 can include NFET and PFETs that have a characteristic switching speed (not shown in
(34) Ring oscillator (RO) 20 also includes a plurality of magnetic tunnel junction (MTJ) elements 26a, 26b . . . 26n (not shown in
(35) As discussed above in connection with
(36) The outputs of each inverter provide the input to the next MTJ element in the series of ring oscillator (RO) 20. The output of each MTJ element then provides the input to the next inverter in the series of ring oscillator (RO) 20. Thus, for example and as shown in
(37) In some embodiments, the number of magnetic tunnel junction (MTJ) elements is one less than one the number of inverters, as illustrated in
(38) When a voltage (Vdd) 38 is applied to ring oscillator 20, the oscillator oscillates, i.e., stream(s) of pulses are seen at the output. It will be appreciated that the voltage (Vdd) 38 can be applied to each inverter stage, but is illustrated in
(39) Circuit 50 illustrated in
(40) Circuit 50 can also further optionally include pulse distribution analyzer 34 electrically coupled or electrically connected to time to amplitude converter 30 via 32. Pulse distribution analyzer 34 can be constructed out of standard circuit elements so that the pulse amplitudes coming out of the converter 30 can be readily analyzed as a distribution function. The arrangement illustrated in
(41) Ring oscillator (RO) 20 and circuit 50 (optionally, including time to amplitude converter 30 and/or pulse distribution analyzer 34 as a part thereof) can be tunable. For example, ring oscillator (RO) 20 can be tunable either by a change in voltage, by a change in the number of oscillators or a combination of both a change in voltage and a change in the number of oscillators.
(42) In other embodiments of the present invention, performance or switching characteristics of MTJ elements can be analyzed using external magnetic fields applied to the circuit. Such an arrangement is illustrated in
(43) Circuit 60 includes ring oscillator (RO) 20. Ring oscillator (RO) 20 includes an odd number of inverters 22a, 22h . . . 22n connected in series. The number of inverters 22a, 22h . . . 22n in circuit 60 is (2n+1) inverters, where n is an integer, typically ranging from 1-100. Each inverter 22a, 22b . . . 22n in ring oscillator (RO) 60 can include NFET and PFETs that have a characteristic switching speed (not shown in
(44) Ring oscillator (RO) 60 also includes a plurality of magnetic tunnel junction (MTJ) elements 26a, 26b . . . 26n (not shown in
(45) As mentioned above, the additional inclusion of the MTJ changes the delay to R.sub.MTJC.sub.in, wherein R.sub.MTJ is the resistance of the MTJ and C.sub.in is the input capacitance of the inverter. Depending on the state of the MTJ, it can have two distinct resistance values and hence pulses in the oscillator have two characteristic frequencies. If the MTJ switches with every cycle it will result in a pulse height distribution that is symmetric. If the MTJ fails to switch from the low resistance state to higher resistance state (stuck low) the curve will skew towards lower resistance and vice versa.
(46) The outputs of each inverter provide the input to the next MTJ element in the series of ring oscillator (RO) 20. The output of each MTJ element then provides the input to the next inverter in the series of ring oscillator (RO) 20. Thus, for example and as shown in
(47) In some embodiments, the number of magnetic tunnel junction (MTJ) elements is one less than one the number of inverters, as illustrated in
(48) When a voltage (Vdd) 38 is applied to ring oscillator 20, the oscillator oscillates, i.e., stream(s) of pulses are seen at the output. When an external magnetic field (H) 62 is applied to ring oscillator 20, the oscillator also oscillates, i.e., stream(s) of pulses are seen at the output. It will be appreciated that the voltage 38 and magnetic field (H) 62 can be applied to each inverter stage, but are illustrated in
(49) Circuit 60 illustrated in
(50) Circuit 60 can also further optionally include pulse distribution analyzer 34 electrically coupled or electrically connected to time to amplitude converter 30 via 32. Pulse distribution analyzer 34 can be constructed out of standard circuit elements so that the pulse amplitudes coming out of the converter 30 can be readily analyzed as a distribution function. The arrangement illustrated in
(51) Ring oscillator (RO) 20 and circuit 60 (optionally, including time to amplitude converter 30 and/or pulse distribution analyzer 34 as a part thereof) can be tunable. For example, ring oscillator (RO) 20 can be tunable either by a change in voltage, by a change in the number of oscillators or a combination of both a change in voltage and a change in the number of oscillators. The applied magnetic field can facilitate characterization based on a change in the switching of the MTJs for a given number of stages and/or voltage.
(52) While an externally applied magnetic field (H) has been described with reference to the arrangement and configuration shown in
(53) In use, the ring oscillators (for example ring oscillator 20 in
(54) The analysis of switching characteristics of the MTJ, in the past, have depended on the use of detailed parametric testing utilizing advanced functional test equipment. The present invention, however, recognizes that the frequency of the ring oscillator, f, can be determined by R.sub.MTJC.sub.in, where f is the frequency of the ring oscillator, R.sub.MTJ is the resistance of the magnetic tunnel junction (MTJ) element and C.sub.in, is the inverter capacitance. The arrangement illustrated in
(55)
(56) Such deviations allow for the characterization of the MTJ elements as fast, slow or nominal. Changes in the MTJ elements can accordingly be made for inclusion in MRAM devices or other technologies utilizing MTJ elements as appropriate. It is therefore possible to analyze the switching of MTJ elements in a real product-like environment. The arrangements of the present invention accordingly allow for the characterization of MTJ elements in a less complex manner relative to prior techniques for such characterization. For example, the arrangements of the present invention allows for such characterization without the necessity of advanced functional characterization equipment. In addition, parasitics due to the connection of external test equipment can be reduced or eliminated in the present invention. Moreover, testing and characterization can be conducted on a more intrinsic, less parametric testing basis rather than a complex and functional basis. The arrangements of the present invention further allow for the use of simplified parametric test equipment together with existing complementary metal oxide semiconductor (CMOS) circuit elements.
(57) As mentioned above, the MTJ elements that can be characterized in accordance with the present invention can be elements of a magnetoresistive random access memory (MRAM) device. Contrary to current technologies that involve a functional digital circuit with complex testing equipment, the present invention accordingly provides characterization capabilities on an intrinsic basis.
(58) It is believed that the fundamental timing created on the chip by the natural switching characteristics of inverters (which are significantly faster than the switching of the MTJ), allows for the use of more simplified equipment in accordance with the present invention. Such arrangements can reduce or eliminate external parasitics relative to existing technologies in the characterization of magnetic tunnel junction (MTJ) elements.
(59) In accordance with another embodiment of the present invention, a PFET (p-type or p-channel field effect transistor) and NFET (n-type or n-type field effect transistor) can be used to facilitate control of the magnitude and time of current flowing through a magnetic tunnel junction (MTJ) element at any time. More specifically,
(60) PFET 74a can be connected between the applied voltage 38a (Vdd, the voltage supplied to the oscillator) and intermediate node 72a. NFET 76a can be connected between intermediate node 72a and ground 42a. Outputs 24a, 24b of respective inverters 22a, 22b are respective inputs to MTJ elements 26a, 26b (not shown in
(61) While only one PFET and NFET is shown in
(62) The terminology used herein is for the purpose of describing particular embodiments only and is not intended to be limiting of the invention. As used herein, the singular forms a, an and the are intended to include the plural forms as well, unless the context clearly indicates otherwise. It will be further understood that the terms comprises and/or comprising, when used in this specification, specify the presence of stated features, integers, steps, operations, elements, and/or components, but do not preclude the presence or addition of one or more other features, integers, steps, operations, element components, and/or groups thereof.
(63) The corresponding structures, materials, acts, and equivalents of all means or step plus function elements in the claims below are intended to include any structure, material, or act for performing the function in combination with other claimed elements as specifically claimed. The description of the present invention has been presented for purposes of illustration and description, but is not intended to be exhaustive or limited to the invention in the form disclosed. Many modifications and variations will be apparent to those of ordinary skill in the art without departing from the scope and spirit of the invention. The embodiments were chosen and described in order to best explain the principles of the invention and the practical application, and to enable others of ordinary skill in the art to understand the invention for various embodiments with various modifications as are suited to the particular use contemplated.
(64) The flow diagrams depicted herein are just one example. There may be many variations to this diagram or the steps (or operations) described therein without departing from the spirit of the invention. For instance, the steps may be performed in a differing order or steps may be added, deleted or modified. All of these variations are considered a part of the claimed invention.
(65) The descriptions of the various embodiments of the present invention have been presented for purposes of illustration, but are not intended to be exhaustive or limited to the embodiments disclosed. Many modifications and variations will be apparent to those of ordinary skill in the art without departing from the scope and spirit of the described embodiments. The terminology used herein was chosen to best explain the principles of the embodiments, the practical application or technical improvement over technologies found in the marketplace, or to enable others of ordinary skill in the art to understand the embodiments disclosed herein.