Method of Monitoring an Optoelectronic Transceiver with Multiple Flag Values for a Respective Operating Condition
20170163346 ยท 2017-06-08
Inventors
Cpc classification
G01M11/00
PHYSICS
H04B10/0799
ELECTRICITY
H04B10/07
ELECTRICITY
G01M11/30
PHYSICS
International classification
G01M11/00
PHYSICS
Abstract
An optoelectronic transceiver includes an optoelectronic transmitter, an optoelectronic receiver, memory, and an interface. The memory is configured to store digital values representative of operating conditions of the optoelectronic transceiver. The interface is configured to receive from a host a request for data associated with a particular memory address, and respond to the host with a specific digital value of the digital values. The specific digital value is associated with the particular memory address received from the host. The optoelectronic transceiver may further include comparison logic configured to compare the digital values with limit values to generate flag values, wherein the flag values are stored as digital values in the memory.
Claims
1. A circuit for monitoring operation of an optoelectronic transceiver, said circuit comprising: a housing at least partially enclosing: a laser transmitter and a photodiode receiver: analog to digital conversion circuitry configured to convert a first analog signal corresponding to a first operating condition of said optoelectronic transceiver into a first digital value, and convert a second analog signal corresponding to a second operating condition of said optoelectronic transceiver into a second digital value; memory configured to store the first and second digital values in memory; and an interface configured to enable a host external to the optoelectronic transceiver to access the first and second digital values.
2. The circuit of claim 1, wherein the first digital value is selected from a group consisting of: a supply voltage measurement, a laser temperature measurement, a laser wavelength measurement, and a thermoelectric cooler current measurement.
3. The circuit of claim 1, wherein the first digital value includes a supply voltage measurement.
4. The circuit of claim 1, wherein the first digital value includes a laser temperature measurement.
5. The circuit of claim 1, wherein the first digital value includes a laser wavelength measurement.
6. The circuit of claim 1, wherein the first digital value includes a thermoelectric cooler current measurement.
7. The circuit of claim 1, further comprising a processor configured to store the first digital value in a first memory location and to store the second digital value in a second memory location.
8. The circuit of claim 7, wherein the processor is further configured to access the first digital value in the first memory location and to access the second digital value in the second memory location.
9. The circuit of claim 8, wherein the processor is further configured to access the first digital value in response to receiving a first address from the host and to access the second digital value in response to receiving a second address from the host.
10. The circuit of claim 9, wherein the processor is further configured to provide the digital values accessed by the processor to the host via the interface.
11. The circuit of claim 1, wherein the circuit further comprises control circuitry configured to generate control signals to control operation of the optoelectronic transceiver in accordance with one or more of the first digital value and the second digital value.
12. The circuit of claim 1, wherein the circuit further comprises operation disable circuitry configured to disable operation of at least part of the optoelectronic transceiver in response to a signal, wherein the signal is based on one or more of the first digital value and the second digital value.
13. The circuit of claim 1, wherein the circuit further comprises rate selection circuitry configured to set the photodiode receiver to a bandwidth in response to a signal, wherein the signal is based on one or more of the first digital value and the second digital value.
14. A circuit for monitoring operation of an optoelectronic transceiver, said circuit comprising: a housing at least partially enclosing: a laser transmitter and a photodiode receiver: analog to digital conversion circuitry configured to convert a first analog signal corresponding to a first operating condition of said optoelectronic transceiver into a first digital value, and convert a second analog signal corresponding to a second operating condition of said optoelectronic transceiver into a second digital value; memory configured to store the first and second digital values in memory; comparison logic configured to compare the first digital value with a first limit value to generate a first flag value and to compare the second digital value with a second limit value to generate a second flag value, wherein the first and second flag values i-s are stored in memory; and an interface configured to enable the host to access the first and second digital values and the first and second flag values.
15. The circuit of claim 14, further comprising a processor configured to store the first digital value in a first memory location, to store the second digital value in a second memory location, to store the first flag value in a first flag memory address, and to store the second flag value in a second flag memory address.
16. The circuit of claim 15, wherein the processor is further configured to access the first digital value in the first memory location, to access the second digital value in the second memory location, to access the first flag value in the first flag memory address, and to access the second flag value in the second flag memory address.
17. The circuit of claim 16, wherein the processor is further configured to access the first digital value in response to receiving a first address from the host, to access the second digital value in response to receiving a second address from the host, to access the first flag value in response to receiving a first flag memory address, and to access the second flag value in response to receiving a second flag memory address.
18. The circuit of claim 17, wherein the processor is further configured to provide the digital and flag values accessed by the processor to the host via the interface.
19. The circuit of claim 14, wherein the circuit further comprises control circuitry configured to generate control signals to control operation of the optoelectronic transceiver in accordance with one or more of the first flag value and the second flag value.
20. The circuit of claim 14, wherein the circuit further comprises operation disable circuitry configured to disable operation of at least part of the optoelectronic transceiver in response to a signal, wherein the signal is based on one or more of the first flag value and the second flag value.
Description
BRIEF DESCRIPTION OF THE DRAWINGS
[0035] Additional objects and features of the invention will be more readily apparent from the following detailed description and appended claims when taken in conjunction with the drawings, in which:
[0036]
[0037]
[0038]
[0039]
[0040]
[0041]
[0042]
[0043]
[0044] Like reference numerals refer to corresponding parts throughout the several views of the drawings.
DETAILED DESCRIPTION OF PREFERRED EMBODIMENTS
[0045] A transceiver 100 based on the present invention is shown in
[0046] The controller IC 110 handles all low speed communications with the end user. These include the standardized pin functions such as Loss of Signal (LOS) 111, Transmitter Fault Indication (TX FAULT) 14, and the Transmitter Disable Input (TXDIS) 13. The controller IC 110 has a two wire serial interface 121, also called the memory interface, for accessing memory mapped locations in the controller. Memory Map Tables 1, 2, 3 and 4, below, are an exemplary memory map for one embodiment of a transceiver controller, as implemented in one embodiment of the present invention. It is noted that Memory Map Tables 1, 2, 3 and 4, in addition to showing a memory map of values and control features described in this document, also show a number of parameters and control mechanisms that are outside the scope of this document and thus are not part of the present invention.
[0047] The interface 121 is coupled to host device interface input/output lines, typically clock (SCL) and data (SDA) lines, 15 and 16. In the preferred embodiment, the serial interface 121 operates in accordance with the two wire serial interface standard that is also used in the GBIC and SFP standards, however other serial interfaces could equally well be used in alternate embodiments. The two wire serial interface 121 is used for all setup and querying of the controller IC 110, and enables access to the optoelectronic transceiver's control circuitry as a memory mapped device. That is, tables and parameters are set up by writing values to predefined memory locations of one or more nonvolatile memory devices 120, 122, 128 (e.g., EEPROM devices) in the controller, whereas diagnostic and other output and status values are output by reading predetermined memory locations of the same nonvolatile memory devices 120, 122, 128. This technique is consistent with currently defined serial ID functionality of many transceivers where a two wire serial interface is used to read out identification and capability data stored in EEPROM.
[0048] It is noted here that some of the memory locations in the memory devices 120, 122, 128 are dual ported, or even triple ported in some instances. That is, while these memory mapped locations can be read and in some cases written via the serial interface 121, they are also directly accessed by other circuitry in the controller 110. For instance, certain margining values stored in memory 120 are read and used directly by logic 134 to adjust (i.e., scale upwards or downwards) drive level signals being sent to the D/A output devices 123. Similarly, there are flags stored in memory 128 that are (A) written by logic circuit 131, and (B) read directly by logic circuit 133. An example of a memory mapped location not in memory devices but that is effectively dual ported is the output or result register of clock 132. In this case the accumulated time value in the register is readable via the serial interface 121, but is written by circuitry in the clock circuit 132.
[0049] In addition to the result register of the clock 132, other memory mapped locations in the controller may be implemented as registers at the input or output of respective sub-circuits of the controller. For instance, the margining values used to control the operation of logic 134 may be stored in registers in or near logic 134 instead of being stored within memory device 128. In another example, measurement values generated by the ADC 127 may be stored in registers. The memory interface 121 is configured to enable the memory interface to access each of these registers whenever the memory interface receives a command to access the data stored at the corresponding predefined memory mapped location. In such embodiments, locations within the memory include memory mapped registers throughout the controller.
[0050] In an alternate embodiment, the time value in the result register of the clock 132, or a value corresponding to that time value, is periodically stored in a memory location with the memory 128 (e.g., this may be done once per minute, or once per hour of device operation). In this alternate embodiment, the time value read by the host device via interface 121 is the last time value stored into the memory 128, as opposed to the current time value in the result register of the clock 132.
[0051] As shown in
[0052] In a preferred embodiment, the controller 110 includes mechanisms to compensate for temperature dependent characteristics of the laser. This is implemented in the controller 110 through the use of temperature lookup tables 122 that are used to assign values to the control outputs as a function of the temperature measured by a temperature sensor 125 within the controller IC 110. In alternate embodiments, the controller 110 may use D/A converters with voltage source outputs or may even replace one or more of the D/A converters 123 with digital potentiometers to control the characteristics of the laser driver 105. It should also be noted that while
[0053] In addition to temperature dependent analog output controls, the controller IC may be equipped with a multiplicity of temperature independent (one memory set value) analog outputs. These temperature independent outputs serve numerous functions, but one particularly interesting application is as a fine adjustment to other settings of the laser driver 105 or postamp 104 in order to compensate for process induced variations in the characteristics of those devices. One example of this might be the output swing of the receiver postamp 104. Normally such a parameter would be fixed at design time to a desired value through the use of a set resistor. It often turns out, however, that normal process variations associated with the fabrication of the postamp integrated circuit 104 induce undesirable variations in the resulting output swing with a fixed set resistor. Using the present invention, an analog output of the controller IC 110, produced by an additional D/A converter 123, is used to adjust or compensate the output swing setting at manufacturing setup time on a part-by-part basis.
[0054] In addition to the connection from the controller to the laser driver 105,
[0055] The digitized quantities stored in memory mapped locations within the controller IC include, but are not limited to, the laser bias current, transmitted laser power, and received power (as measured by the photodiode detector in the ROSA 102). In the memory map tables (e.g., Table 1), the measured laser bias current is denoted as parameter B.sub.in, the measured transmitted laser power is denoted as P.sub.in, and the measured received power is denoted as R.sub.in. The memory map tables indicate the memory locations where, in an exemplary implementation, these measured values are stored, and also show where the corresponding limit values, flag values, and configuration values (e.g., for indicating the polarity of the flags) are stored.
[0056] As shown in
[0057] Furthermore, as the digital values are generated, the value comparison logic 131 of the controller compares these values to predefined limit values. The limit values are preferably stored in memory 128 at the factory, but the host device may overwrite the originally programmed limit values with new limit values. Each monitored signal is automatically compared with both a lower limit and upper limit value, resulting in the generation of two limit flag values that are then stored in the diagnostic value and flag storage device 128. For any monitored signals where there is no meaningful upper or lower limit, the corresponding limit value can be set to a value that will never cause the corresponding flag to be set.
[0058] The limit flags are also sometimes call alarm and warning flags. The host device (or end user) can monitor these flags to determine whether conditions exist that are likely to have caused a transceiver link to fail (alarm flags) or whether conditions exist which predict that a failure is likely to occur soon. Examples of such conditions might be a laser bias current which has fallen to zero, which is indicative of an immediate failure of the transmitter output, or a laser bias current in a constant power mode which exceeds its nominal value by more than 50%, which is an indication of a laser end-of-life condition. Thus, the automatically generated limit flags are useful because they provide a simple pass-fail decision on the transceiver functionality based on internally stored limit values.
[0059] In a preferred embodiment, fault control and logic circuit 133 logically OR's the alarm and warning flags, along with the internal LOS (loss of signal) input and Fault Input signals, to produce a binary Transceiver fault (TxFault) signal that is coupled to the host interface, and thus made available to the host device. The host device can be programmed to monitor the TxFault signal, and to respond to an assertion of the TxFault signal by automatically reading all the alarm and warning flags in the transceiver, as well as the corresponding monitored signals, so as to determine the cause of the alarm or warning.
[0060] The fault control and logic circuit 133 furthermore conveys a loss of signal (LOS) signal received from the receiver circuit (ROSA,
[0061] Yet another function of the fault control and logic circuit 133 is to determine the polarity of its input and output signals in accordance with a set of configuration flags stored in memory 128. For instance, the Loss of Signal (LOS) output of circuit 133 may be either a logic low or logic high signal, as determined by a corresponding configuration flag stored in memory 128.
[0062] Other configuration flags (see Table 4) stored in memory 128 are used to determine the polarity of each of the warning and alarm flags. Yet other configuration values stored in memory 128 are used to determine the scaling applied by the ADC 127 when converting each of the monitored analog signals into digital values.
[0063] In an alternate embodiment, another input to the controller 102, at the host interface, is a rate selection signal. In
[0064] Another function of the fault control and logic circuit 133 is to disable the operation of the transmitter (TOSA,
[0065]
[0066] The host transmits signal inputs TX+ and TX to the laser driver 105 via TX+ and TX connections 420. In addition, the controller 110 (
[0067] As a laser 410 within the TOSA is not turned on and off, but rather modulated between high and low levels above a threshold current, a modulation current is supplied to the laser 410 via an AC modulation current connection 414. Furthermore, a DC laser bias current is supplied from the laser driver 105 to the laser 410 via a laser bias current connection 412. The level of the laser bias current is adjusted to maintain proper laser output (i.e., to maintain a specified or predefined average level of optical output power by the TOSA 103) and to compensate for variations in temperature and power supply voltage.
[0068] In addition, some transceivers include an output power monitor 422 within the TOSA 103 that monitors the energy output from the laser 410. The output power monitor 422 is preferably a photodiode within the laser package that measures light emitted from the back facet of the laser 410. In general, the amount of optical power produced by the back facet of the laser diode, represented by an output power signal, is directly proportional to the optical power output by the front or main facet of the laser 410. The ratio, K, of the back facet optical power to the front facet optical power will vary from one laser diode to another, even among laser diodes of the same type. The output power signal is transmitted from the output power monitor 422 in the TOSA 103 to the controller 110 (
[0069] In a preferred embodiment, certain of the components within the fiber optic transceiver include monitoring logic that outputs digital fault conditions. For example, the laser driver 105 may output a out of lock signal 424 if a control loop monitoring the modulation current is broken. These digital fault condition outputs may then be used to notify the host of fault conditions within the component, or shut down the laser.
[0070]
[0071] The high-resolution alarm system 502 and fast trip alarm system 504 are preferably contained within the controller 110 (
[0072] The input signals processed by the alarm systems 502 and 504 preferably include: power supply voltage, internal transceiver temperature (hereinafter temperature), laser bias current, transmitter output power, and received optical power. The power supply voltage 19 (
[0073] The high-resolution alarm system 502 preferably utilizes all of the above described input signals to trigger warnings and/or shut down at least part of the fiber optic transceiver. In other embodiments the high-resolution alarm system 502 utilizes a subset of the above described input signals to trigger warnings and/or alarms. The high-resolution alarm system 502 includes one or more analog to digital converters 124 (see also
[0074] The analog to digital converter 124 is also coupled to multiple comparators 512. In a preferred embodiment, the comparators 512 form a portion of the value comparison and other logic 131 (
[0075] Also coupled to the comparators 512 are high-resolution setpoints 510(1)-(N). In a preferred embodiment, four predetermined setpoints 510(1)-(4) (for each type of input signal 506) are stored in the diagnostic value and flag storage 128 (
[0076] The comparators subsequently generate high-resolution flags 514(1)-(N), which are input into the general logic and fault control circuit 133 (
[0077] The fast trip alarm system 504 includes multiple temperature dependant setpoints 516. These temperature dependant setpoints 516 are preferably stored in the diagnostic values flag storage 128 (
[0078] A separate copy or instance of the fast trip alarm system 504 is provided for each input signal 506 for which a temperature based alarm check is performed. Unlike the high-resolution alarm system 502, the fast trip alarm system 504 preferably utilizes only the following input signals 506: laser bias current, transmitter output power, and received optical power input signals, and thus in the preferred embodiment there are three instances of the fast trip alarm system 504. In other embodiment, fewer or more fast trip alarm systems 504 may be employed. The analog input signals processed by the fast trip alarm systems 504 are each fed to a respective comparator 522 that compares the input signal to an analog equivalent of one of the temperature dependant setpoints 516. In a preferred embodiment, the comparators 522 form a portion of the value comparison and other logic 131 (
[0079] In a preferred embodiment at least eight temperature dependant setpoints 516 are provided for the laser bias current input signal, with each setpoint corresponding to a distinct 16 C. temperature range. The size of the operating temperature range for each setpoint may be larger or smaller in other embodiments. These temperature dependant setpoints for the laser bias current are crucial because of the temperature compensation needs of a short wavelength module. In particular, at low temperatures the bias required to produce the required light output is much lower than at higher temperatures. In fact, a typical laser bias current when the fiber optic transceiver is at the high end of its temperature operating range will be two or three times as high as the laser bias current when fiber optic transceiver is at the low end of its temperature operating range, and thus the setpoints vary dramatically based on operating temperature. A typical temperature operating range of a fiber optic transceiver is about 40 C. to about 85 C. The temperature dependant setpoints for the laser bias current are also crucial because of the behavior of the laser bias circuit in a fiber optic transceiver that transmits long wavelength energy.
[0080] Also in a preferred embodiment, at least four temperature dependant setpoints 516 are provided for the received optical power and transceiver output power input signals, with each setpoint corresponding to a distinct 32 C. operating temperature range of the fiber optic transceiver. The size of the operating temperature range for each setpoint may be larger or smaller in other embodiments.
[0081] In a preferred embodiment, the above mentioned setpoints 516 are 8 bit numbers, which scale directly to the pin (Bin, Pin, Rin) input voltages at (2.5V(max)/256 counts)=0.0098 volts/count.
[0082] The comparator 522 is configured to compare an analog equivalent of one of the setpoints 516 to the analog input signal 506. In a preferred embodiment, if the analog input signal 506 is larger than the analog equivalent to one of the setpoints 516, then a fast trip alarm flag 524 is generated. The fast trip alarm flag 524 is input into the general logic and fault control circuit 133 (
[0083]
[0084]
[0085] The multiplexer 518 (
[0086] In a preferred embodiment, this setpoint is then converted from a digital to analog value, at step 610 by the digital to analog converter 123 (
[0087] If no conflict exists (614No), then the method 600 repeats itself. However, if a conflict does exist (614Yes), then a fast trip alarm flag 524 (
[0088] The alarm flag 524 (
[0089]
[0090] An analog to digital converter 124 (
[0091] The comparators 512 (
[0092] If no conflict exists (712No), then the method 700 repeats itself. However, if a conflict does exist (714Yes), then a high-resolution flag 514(1)-(N) (
[0093] The alarm flags 514(1)-(N) (
[0094] In a preferred embodiment, the high-resolution alarm system 502 (
[0095] To further aid the above explanation, two examples are presented below, where a single point failure causes an eye safety fault condition that is detected, reported to a host coupled to the fiber optic transceiver, and/or a laser shutdown is performed.
Example 1
[0096] The power monitor 422 (
Example 2
[0097] The laser driver (in all types of fiber optic transceiver), or its associated circuitry fails, driving the laser to its maximum output. Depending on the specific failure, the laser bias current may read zero or very high, and in a fiber optic transceiver that includes a power monitor, the power will read very high. The fast trip alarm for laser bias current, and the fast trip alarm for transmitted output power will generate an alarm flag within 10 microseconds. If the laser bias current is reading zero, the high-resolution low alarm for laser bias current will generate an alarm flag. This may be indistinguishable from a failure that causes zero light output, like an open laser wire or shorted laser, but the alarm systems preferably err on the side of safety and command the laser to shut down. In this condition, it may not be possible for the logic to physically turn the laser off, if, for example, the fault was caused by a shorted bias driver transistor. In any case, the link will be lost and the Tx fault output will be asserted to advise the host system of the failure. Depending on the configuration of the bias driver circuit, there are non-error conditions which could set some of these flags during a host-commanded transmit disable state, or during startup conditions. For example, if the host commands a transmitter shutdown, some circuits might read zero transmit power, as one would expect, and some might read very large transmit power as an artifact of the shutdown mechanism. When the laser is re-enabled, it takes a period of time for the control circuitry to stabilize, and during this time there may be erratic occurrences of both low, high and fast trip alarms. Programmable delay timers are preferably used to suppress the fault conditions during this time period.
[0098] While the combination of all of the above functions is desired in the preferred embodiment of this transceiver controller, it should be obvious to one skilled in the art that a device which only implements a subset of these functions would also be of great use. Similarly, the present invention is also applicable to transmitters and receivers, and thus is not solely applicable to transceivers. Finally, it should be pointed out that the controller of the present invention is suitable for application in multichannel optical links.
TABLE-US-00001 TABLE 1 MEMORY MAP FOR TRANSCEIVER CONTROLLER Name of Location Function Memory Location (Array 0) 00h-5Fh IEEE Data This memory block is used to store required GBIC data 60h Temperature MSB This byte contains the MSB of the 15-bit 2's complement temperature output from the temperature sensor. 61h Temperature LSB This byte contains the LSB of the 15-bit 2's complement temperature output from the temperature sensor. (LSB is 0b). 62h-63h V.sub.cc Value These bytes contain the MSB (62h) and the LSB (63h) of the measured V.sub.cc (15-bit number, with a 0b LSbit) 64h-65h B.sub.in Value These bytes contain the MSB (64h) and the LSB (65h) of the measured B.sub.in (15-bit number, with a 0b LSbit) 66h-67h P.sub.in Value These bytes contain the MSB (66h) and the LSB (67h) of the measured P.sub.in (15-bit number, with a 0b LSbit) 68h-69h R.sub.in Value These bytes contain the MSB (68h) and the LSB (69h) of the measured R.sub.in (15-bit number, with a 0b LSbit) 6Ah-6Dh Reserved Reserved 6Eh IO States This byte shows the logical value of the I/O pins. 6Fh A/D Updated Allows the user to verify if an update from the A/D has occurred to the 5 values: temperature, Vcc, B.sub.in, P.sub.in, and R.sub.in. The user writes the byte to 00h. Once a conversion is complete for a give value, its bit will change to 1. 70h-73h Alarm Flags These bits reflect the state of the alarms as a conversion updates. High alarm bits are 1 if converted value is greater than corresponding high limit. Low alarm bits are 1 if converted value is less than corresponding low limit. Otherwise, bits are 0b. 74h-77h Warning Flags These bits reflect the state of the warnings as a conversion updates. High warning bits are 1 if converted value is greater than corresponding high limit. Low warning bits are 1 if converted value is less than corresponding low limit. Otherwise, bits are 0b. 78h-7Ah Reserved Reserved 7Bh-7Eh Password Entry Bytes The four bytes are used for password entry. PWE Byte 3 (7Bh) The entered password will determine the MSByte user's read/write privileges. PWE Byte 2 (7Ch) PWE Byte 1 (7Dh) PWE Byte 0 (7Eh) LSByte 7Fh Array Select Writing to this byte determines which of the upper pages of memory is selected for reading and writing. 0xh (Array x Selected) Where x = 1, 2, 3, 4 or 5 80h-F7h Customer EEPROM 87h DA % Adj Scale output of D/A converters by specified percentage Memory Location (Array 0) 00h-FFh Data EEPROM Memory Location (Array 0) 00h-Ffh Data EEPROM Memory Location (Array 3) 80h-81h Temperature High The value written to this location serves as 88h-89h Alarm the high alarm limit. Data format is the 90h-91h Vcc High Alarm same as the corresponding value 98h-99h B.sub.in High Alarm (temperature, Vcc, B.sub.in, P.sub.in, R.sub.in). A0h-A1h P.sub.in High Alarm R.sub.in High Alarm 82h-83h Temperature Low The value written to this location serves as 8Ah-8Bh Alarm the low alarm limit. Data format is the same 92h-93h Vcc Low Alarm as the corresponding value (temperature, 9Ah-9Bh B.sub.in Low Alarm Vcc, B.sub.in, P.sub.in, R.sub.in). A2h-A3h P.sub.in Low Alarm R.sub.in Low Alarm 84h-85h Temp High Warning The value written to this location serves as 8Ch-8Dh Vcc High Warning the high warning limit. Data format is the 94h-95h B.sub.in High Warning same as the corresponding value 9Ch-9Dh P.sub.in High Warning (temperature, Vcc, B.sub.in, P.sub.in, R.sub.in). A4h-A5h R.sub.in High Warning 86h-87h Temperature Low The value written to this location serves as 8Eh-8Fh Warning the low warning limit. Data format is the 96h-97h Vcc Low Warning same as the corresponding value 9Eh-9Fh B.sub.in Low Warning (temperature, Vcc, B.sub.in, P.sub.in, R.sub.in). A6h-A7h P.sub.in Low Warning R.sub.in Low Warning A8h-AFh D.sub.out control 0-8 Individual bit locations are defined in Table C5h F.sub.out control 0-8 4. B0h-B7h, C6h L.sub.out control 0-8 B8h-BFh, C7h C0h Reserved Reserved C1h Prescale Selects MCLK divisor for X-delay CLKS. C2h D.sub.out Delay Selects number of prescale clocks C3h F.sub.out Delay C4h L.sub.out Delay C8h-C9h Vcc-A/D Scale 16 bits of gain adjustment for corresponding CAh-CBh B.sub.in-A/D Scale A/D conversion values. CCh-CDh P.sub.in-A/D Scale CEh-CFh R.sub.in-A/D Scale D0h Chip Address Selects chip address when external pin ASEL is low. D1h Margin #2 Finisar Selective Percentage (FSP) for D/A #2 D2h Margin #1 Finisar Selective Percentage (FSP) for D/A #1 D3h-D6h PW1 Byte 3 (D3h) The four bytes are used for password 1 MSB entry. The entered password will determine PW1 Byte 2 (D4h) the Finisar customer's read/write privileges. PW1 Byte 1 (D5h) PW1 Byte 0 (D6h) LSB D7h D/A Control This byte determines if the D/A outputs source or sink current, and it allows for the outputs to be scaled. D8h-DFh B.sub.in Fast Trip These bytes define the fast trip comparison over temperature. E0h-E3h P.sub.in Fast Trip These bytes define the fast trip comparison over temperature. E4h-E7h R.sub.in Fast Trip These bytes define the fast trip comparison over temperature. E8h Configuration Override Location of the bits is defined in Table 4 Byte E9h Reserved Reserved EAh-EBh Internal State Bytes Location of the bits is defined in Table 4 ECh I/O States 1 Location of the bits is defined in Table 4 EDh-EEh D/A Out Magnitude of the temperature compensated D/A outputs EFh Temperature Index Address pointer to the look-up Arrays F0h-FFh Reserved Reserved Memory Location (Array 4) 00h-Ffh D/A Current vs. Temp #1 (User-Defined Look-up Array #1) Memory Location (Array 5) 00h-Ffh D/A Current vs. Temp #2 (User-Defined Look-up Array #2)
TABLE-US-00002 TABLE 2 DETAIL MEMORY DESCRIPTIONS-A/D VALUES AND STATUS BITS Byte Bit Name Description Converted analog values. Calibrated 16 bit data. (See Notes 1-2) 96 All Temperature MSB Signed 2's complement integer temperature (60h) (40 to +125 C.) Based on internal temperature measurement 97 All Temperature LSB Fractional part of temperature (count/256) 98 All Vcc MSB Internally measured supply voltage in transceiver. Actual voltage is full 16 bit value * 100 uVolt. 99 All Vcc LSB (Yields range of 0-6.55 V) 100 All TX Bias MSB Measured TX Bias Current in mA Bias current is full 16 bit value *(1/256) mA. 101 All TX Bias LSB (Full range of 0-256 mA possible with 4 uA resolution) 102 All TX Power MSB Measured TX output power in mW. Output is full 16 bit value *(1/2048) mW. (see note 5) 103 All TX Power LSB (Full range of 0-32 mW possible with 0.5 W resolution, or 33 to +15 dBm) 104 All RX Power MSB Measured RX input power in mW RX power is full 16 bit value *(1/16384) mW. (see note 6) 105 All RX Power LSB (Full range of 0-4 mW possible with 0.06 W resolution, or 42 to +6 dBm) 106 All Reserved MSB Reserved for 1.sup.st future definition of digitized analog input 107 All Reserved LSB Reserved for 1.sup.st future definition of digitized analog input 108 All Reserved MSB Reserved for 2.sup.nd future definition of digitized analog input 109 All Reserved LSB Reserved for 2.sup.nd future definition of digitized analog input 110 7 TX Disable Digital state of the TX Disable Input Pin 110 6 Reserved 110 5 Reserved 110 4 Rate Select Digital state of the SFP Rate Select Input Pin 110 3 Reserved 110 2 TX Fault Digital state of the TX Fault Output Pin 110 1 LOS Digital state of the LOS Output Pin 110 0 Power-On-Logic Indicates transceiver has achieved power up and data valid 111 7 Temp A/D Valid Indicates A/D value in Bytes 96/97 is valid 111 6 Vcc A/D Valid Indicates A/D value in Bytes 98/99 is valid 111 5 TX Bias A/D Valid Indicates A/D value in Bytes 100/101 is valid 111 4 TX Power A/D Valid Indicates A/D value in Bytes 102/103 is valid 111 3 RX Power A/D Valid Indicates A/D value in Bytes 104/105 is valid 111 2 Reserved Indicates A/D value in Bytes 106/107 is valid 111 1 Reserved Indicates A/D value in Bytes 108/109 is valid 111 0 Reserved Reserved
TABLE-US-00003 TABLE 3 DETAIL MEMORY DESCRIPTIONS-ALARM AND WARNING FLAG BITS Alarm and Warning Flag Bits Byte Bit Name Description 112 7 Temp High Alarm Set when internal temperature exceeds high alarm level. 112 6 Temp Low Alarm Set when internal temperature is below low alarm level. 112 5 Vcc High Alarm Set when internal supply voltage exceeds high alarm level. 112 4 Vcc Low Alarm Set when internal supply voltage is below low alarm level. 112 3 TX Bias High Alarm Set when TX Bias current exceeds high alarm level. 112 2 TX Bias Low Alarm Set when TX Bias current is below low alarm level. 112 1 TX Power High Alarm Set when TX output power exceeds high alarm level. 112 0 TX Power Low Alarm Set when TX output power is below low alarm level. 113 7 RX Power High Alarm Set when Received Power exceeds high alarm level. 113 6 RX Power Low Alarm Set when Received Power is below low alarm level. 113 5-0 Reserved Alarm 114 All Reserved 115 All Reserved 116 7 Temp High Warning Set when internal temperature exceeds high warning level. 116 6 Temp Low Warning Set when internal temperature is below low warning level. 116 5 Vcc High Warning Set when internal supply voltage exceeds high warning level. 116 4 Vcc Low Warning Set when internal supply voltage is below low warning level. 116 3 TX Bias High Warning Set when TX Bias current exceeds high warning level. 116 2 TX Bias Low Warning Set when TX Bias current is below low warning level. 116 1 TX Power High Set when TX output power exceeds high Warning warning level. 116 0 TX Power Low Set when TX output power is below low Warning warning level. 117 7 RX Power High Set when Received Power exceeds high Warning warning level. 117 6 RX Power Low Set when Received Power is below low Warning warning level. 117 5 Reserved Warning 117 4 Reserved Warning 117 3 Reserved Warning 117 2 Reserved Warning 117 1 Reserved Warning 117 0 Reserved Warning 118 All Reserved 119 All Reserved
TABLE-US-00004 TABLE 4 Byte Name Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0 X-out cntl0 T alrm hi T alrm lo V alrm hi V alrm lo B alrm hi B alrm lo P alrm hi P alrm lo set set set set set set set set X-out cntl1 R alrm hi R alrm lo B ft hi set P ft hi set R ft hi set D-in inv D-in set F-in inv set set set set X-out cntl2 F-in set L-in inv L-in set Aux inv Aux set T alrm hi T alrm lo V alrm hi set set hib hib hib X-out cntl3 V alrm lo B alrm hi B alrm lo P alrm hi P alrm lo R alrm hi R alrm lo B ft hi hib hib hib hib hib hib hib hib X-out cntl4 P ft hi hib R ft hi hib D-in inv D-in hib F-in inv F-in hib L-in inv L-in hib hib hib hib X-out cntl5 Aux inv Aux hib T alrm hi T alrm lo V alrm hi V alrm lo B alrm hi B alrm lo hib clr clr clr clr clr clr X-out cntl6 P alrm hi P alrm lo R alrm hi R alrm lo B ft hi clr P ft hi clr R ft hi clr D-in inv clr clr clr clr clr X-out cntl7 D-in clr F-in inv F-in clr L-in inv L-in clr Aux inv Aux clr EE clr clr clr X-out cntl8 latch invert o-ride data o-ride S reset HI enable LO enable Pullup select select data enable Prescale reserved reserved Reserved reserved B.sup.3 B.sup.2 B.sup.1 B.sup.0 X-out delay B.sup.7 B.sup.6 B.sup.5 B.sup.4 B.sup.3 B.sup.2 B.sup.1 B.sup.0 chip address b.sup.7 b.sup.6 b.sup.5 b.sup.4 b.sup.3 b.sup.2 b.sup.1 X X-ad scale 2.sup.15 2.sup.14 2.sup.13 2.sup.12 2.sup.11 2.sup.10 2.sup.9 2.sup.8 MSB X-ad scale 2.sup.7 2.sup.6 2.sup.5 2.sup.4 2.sup.3 2.sup.2 2.sup.1 2.sup.0 LSB D/A cntl source/sink D/A #2 range source/sink D/A #1 range 1/0 2.sup.2 2.sup.1 2.sup.0 1/0 2.sup.2 2.sup.1 2.sup.0 config/O- manual manual manual EE Bar SW-POR A/D Manual reserved ride D/A index AD alarm Enable fast alarm Internal D-set D-inhibit D-delay D-clear F-set F-inhibit F-delay F-clear State 1 Internal L-set L-inhibit L-delay L-clear reserved reserved reserved reserved State 0 I/O States 1 reserved F-in L-in reserved D-out reserved reserved reserved Margin #1 Reserved Neg_ Neg_ Neg_ Reserved Pos_Scale Pos_Scale Pos_Scale Scale2 Scale1 Scale0 2 1 0 Margin #2 Reserved Neg_ Neg_ Neg_ Reserved Pos_Scale Pos_Scale Pos_Scale Scale2 Scale1 Scale0 2 1 0