DETECTING CIRCUIT AND METHOD FOR DETECTING MEMORY CHIP
20230071925 · 2023-03-09
Inventors
Cpc classification
G01R31/2896
PHYSICS
G11C11/401
PHYSICS
G11C2029/4402
PHYSICS
G01R31/2893
PHYSICS
G01R31/52
PHYSICS
International classification
Abstract
A method for detecting a memory chip includes the following steps coupling a detecting circuit to a first area and a second area of the memory chip, the second area is not overlapped with the first area; inputting a first detecting signal from the detecting circuit to the first area of the memory chip; burning out a cell of the detecting circuit; and inputting a second detecting signal from the detecting circuit to the second area of the memory chip.
Claims
1. A method for detecting a memory chip, comprising: coupling a detecting circuit to a first area and a second area of the memory chip, wherein the second area is not overlapped with the first area; inputting a first detecting signal from the detecting circuit to the first area of the memory chip; burning out a cell of the detecting circuit; and inputting a second detecting signal from the detecting circuit to the second area of the memory chip.
2. The method for detecting the memory chip of claim 1, wherein inputting the first detecting signal from the detecting circuit to the first area of the memory chip comprises: determining whether the first area of the memory chip is normal or not.
3. The method for detecting the memory chip of claim 2, wherein inputting the second detecting signal from the detecting circuit to the second area of the memory chip comprises: determining whether the second area of the memory chip is normal or not.
4. The method for detecting the memory chip of claim 1, further comprising: turning on a switch of the detecting circuit to be a resistance such that the second detecting signal is transmitted to the second area of the memory chip according a control signal.
5. The method for detecting the memory chip of claim 1, further comprising: removing the detecting circuit from the memory chip during a manufacturing process.
6. The method for detecting the memory chip of claim 1, wherein the memory chip comprises word lines and bit lines, wherein inputting the first detecting signal from the detecting circuit to the first area of the memory chip comprises: inputting detecting signals to the word lines or the bit lines independently.
7. The method for detecting the memory chip of claim 6, wherein inputting the first detecting signal from the detecting circuit to the first area of the memory chip comprises: inputting the detecting signals to the word lines and the bit lines simultaneously.
8. A detecting circuit for detecting a memory chip, comprising: an input pad, coupled to a first area of the memory chip, wherein the input pad is configured to input a first detecting signal to the first area of the memory chip; and a cell, coupled to the input pad and a second area of the memory chip, wherein the second area is not overlapped with the first area; wherein the cell is burned out such that the input pad inputs a second detecting signal to the second area of the memory chip.
9. The detecting circuit of claim 8, wherein the detecting circuit comprises a switch, wherein the switch is turned on to be a resistance such that the second detecting signal is transmitted to the second area of the memory chip according a control signal.
10. The detecting circuit of claim 9, wherein the memory chip comprises a 2D-array memory and a 3D memory.
11. The detecting circuit of claim 10, wherein the memory chip comprises word lines and bit lines, wherein the word lines are perpendicular to the bit lines.
12. The detecting circuit of claim 11, wherein the word lines and the bit lines form a grid matrix in the memory chip, wherein the grid matrix comprises a first part and a second part, wherein the second part surrounds the first part.
13. The detecting circuit of claim 12, wherein the first part and the second part are not overlapped with each other.
14. The detecting circuit of claim 13, wherein the detecting circuit comprises a first detecting circuit and a second detecting circuit, wherein the first detecting circuit is coupled to the word lines, wherein the second detecting circuit is coupled to the bit lines.
15. The detecting circuit of claim 8, wherein the detecting circuit further comprises detecting pads, wherein the detecting pads are configured to return detecting results of the first detecting signal and the second detecting signal back to the input pad.
Description
BRIEF DESCRIPTION OF THE DRAWINGS
[0009] The invention can be more fully understood by reading the following detailed description of the embodiment, with reference made to the accompanying drawings as follows:
[0010]
[0011]
[0012]
[0013]
[0014]
[0015]
[0016]
DETAILED DESCRIPTION
[0017] Reference will now be made in detail to the present embodiments of the invention, examples of which are illustrated in the accompanying drawings. Wherever possible, the same reference numbers are used in the drawings and the description to refer to the same or like parts.
[0018]
[0019] In some embodiments, the detecting circuit 100 includes an input pad In1, a cell C1, and a switch T1. The input pad In1 is coupled to the memory chip 900. Please start form a top end and a right end of each of an element shown in the figure as a first end, the cell C1 includes a first end and a second end. The first end is coupled to the memory chip 900. The second end of the cell C1 is coupled to the input pad In1.
[0020] In some embodiments, a switch T1 includes a first end, a second end, and a control end. The first end of the switch T1 is coupled to ground GND. The second end of the switch T1 is coupled to the cell C1 and the memory chip 900. The control end of the switch T1 is coupled to gate pad G1. The switch T1 responses a control signal of the gate pad G1 to be turned on or to be turned off. The switch T1 includes a p-type MOSFET or a n-type MOSFET.
[0021] In some embodiments, detecting pads PAD between the detecting circuit 100 and the memory chip 900 is configured to transmit detecting signals in an unidirectional transmission or an bidirectional transmission. In some embodiments, the detecting pads PAD are coupled to the detecting circuit 100 and the memory chip 900. The detecting pads PAD are configured to return detecting results of the detecting signals back to the input pad In1.
[0022] In some embodiments, in order to facilitate the understanding of a detecting circuit 100 for detecting a memory chip 900 shown in
[0023] In step 210, coupling a detecting circuit to a first area and a second area of the memory chip.
[0024] In some embodiments, please refer to
[0025] In step 220, inputting a first detecting signal from a detecting circuit to the first area of the memory chip.
[0026] In some embodiments, the input pad In1 is configured to input a first detecting signal from the detecting circuit 100 to the first area A11 of the memory chip 900 along a route R1 shown in
[0027] In step 230, burning out a cell of the detecting circuit.
In some embodiments, please refer to
[0028] In step 240, inputting a second detecting signal from the detecting circuit to the second area of the memory chip.
[0029] In some embodiments, please refer to
[0030] In step 250, removing the detecting circuit from the memory chip.
[0031] In some embodiments, the detecting circuit 100 is removed from the memory chip during a manufacturing process of the memory chip 900. In detail, the detecting circuit 100 is removed during a detecting process of rear section of the manufacturing process of the memory 900.
[0032]
[0033] In this embodiment, a difference from the aforementioned step 220 is that the input end In1 of the detecting circuit 100 is configured to input the first detecting signal from the detecting circuit 100 to the second area (e.g. an area A12 and an area A13) along the route R1′. In this embodiment, another difference from the aforementioned step 240 is that the input end In1 of the detecting circuit 100 is configured to input the second detecting signal from the detecting circuit 100 to the first area A11 along the route R2′. The rest of steps are the same, and repetitious details are omitted herein.
[0034]
[0035] In some embodiments, please refer to
[0036]
[0037] It is noted that the word lines WL and the bit lines BL of the memory chip 900 can be detected by the first detecting circuit 100A and the second detecting circuit 100B simultaneously. In detail, the first detecting signal and the second signal are inputted into the memory chip 900 simultaneously. The first detecting signal and the second signal do not interfere with each other.
[0038] In some embodiments, as shown in
[0039] In some embodiments, the area A12 of the word lines WL and the area A22 of the bit lines BL are partially overlapped to form the first grid P1. The area A11 of the word lines WL and the area A22 of the bit lines BL are partially overlapped to form the second grid P2. The area A13 of the word lines WL and the area A22 of the bit lines BL are partially overlapped to form the third grid P3.
[0040] In some embodiments, the area A12 of the word lines WL and the area A21 of the bit lines BL are partially overlapped to form the fourth grid P4. The area A11 of the word lines WL and the area A21 of the bit lines BL are partially overlapped to form the fifth grid P5. The area A13 of the word lines WL and the area A21 of the bit lines BL are partially overlapped to form the sixth grid P6.
In some embodiments, the area A12 of the word lines WL and the area A23 of the bit lines BL are partially overlapped to form the seventh grid P7. The area A11 of the word lines WL and the area A23 of the bit lines BL are partially overlapped to form the eighth grid P8. The area A13 of the word lines WL and the area A23 of the bit lines BL are partially overlapped to form the ninth grid P9. It is noted that a shape and a size of each of the nine grids is not limited to the embodiments in the figure. In some embodiments, a leakage current of the memory chip 900 can be inferred according to detecting results of the nine grids.
[0041] In some embodiments, the circuit connections between the first detecting circuit 100A and the memory chip 900 can be designed according to actual needs. The circuit connections between the first detecting circuit 100B and the memory chip 900 can be designed according to actual needs.
[0042] In some embodiments, as shown in
[0043] It is noted that the detecting circuit and method for detecting a memory chip of the present disclosure is mainly configured to detect the central part and the peripheral part of the memory chip 900 to determine each of the central part and the peripheral part of the memory chip 900 are normal or not. Furthermore, the word lines and the bit lines of the memory chip can be detected simultaneously such that detecting time for memory chip can be saved.
[0044] Based on the above embodiments, the present disclosure provides a detecting circuit and a method for detecting a memory chip so as to save time and cost of a detecting process of the manufacturing process of the memory chip and protect the memory chip from damage.
[0045] It will be apparent to those skilled in the art that various modifications and variations can be made to the structure of the present invention without departing from the scope or spirit of the invention. In view of the foregoing, it is intended that the present invention cover modifications and variations of this invention provided they fall within the scope of the following claims.