Apparatus and method for monitoring operation of an insulated gate bipolar transistor
09664729 ยท 2017-05-30
Assignee
Inventors
- Randall C. Gray (Tempe, AZ)
- Ibrahim S. Kandah (Canton, MI, US)
- Philipe J. Perruchoud (Tournefeuille, FR)
- John M. Pigott (Phoenix, AZ)
- Thierry Sicard (Auzeville Tolosan, FR)
Cpc classification
G01R31/3274
PHYSICS
H01H9/00
ELECTRICITY
International classification
G01R31/327
PHYSICS
Abstract
Operation of an insulated gate bipolar transistor (IGBT) is monitored by an apparatus that has a capacitor connected between a collector of the IGBT and an input node. A processing circuit, coupled to the input node, responds to current flowing through the capacitor by providing an indication whether a voltage level at the collector is changing and the rate of that change. The processing circuit also employs the capacitor current to provide an output voltage that indicates the voltage at the IGBT collector.
Claims
1. A monitoring apparatus comprising: a transistor that has an emitter, a collector and a gate, wherein a potential applied to the gate controls a conduction path between the emitter and the collector; a capacitor having a first terminal connected to the collector and a second terminal connected to an input node of the apparatus; a processing circuit, coupled to the input node, including a first current mirror with a first polarity and a second current mirror with a second polarity opposite the first polarity, the processing circuit configured to detect current flowing through the capacitor and generate a first signal indicating whether voltage level at the collector is increasing and a second signal indicating whether voltage level at the collector is decreasing.
2. The apparatus of claim 1, wherein the first and second signals are binary signals.
3. The apparatus of claim 1, wherein the processing circuit is configured to respond to current flowing through the capacitor by producing a signal indicating the voltage level at the collector.
4. The apparatus of claim 1, wherein the processing circuit is configured to respond to current flowing through the capacitor by producing a signal indicating a rate at which the voltage level at the collector is changing.
5. The apparatus of claim 1, wherein the processing circuit is configured to respond to current flowing through the capacitor by producing a signal indicating a rate at which the voltage level at the collector is changing and whether the voltage level is increasing or decreasing.
6. The apparatus of claim 1, wherein the processing circuit is configured to respond to current flowing through the capacitor by generating a signal indicating the voltage level at the collector is greater than a voltage level across the transistor in a non-conductive state.
7. The apparatus of claim 1, wherein the processing circuit generates a signal indicating a magnitude of current flowing through the capacitor.
8. The apparatus of claim 1, wherein the processing circuit produces a third signal indicating an amount of current flowing from the capacitor to the rectifier and a fourth signal indicating an amount of current flowing from the rectifier to the capacitor.
9. The apparatus of claim 8, wherein the processing circuit further comprises a voltage change detector that receives the third and fourth signals and responds thereto by producing the first indication whether a voltage level at the collector is changing.
10. The apparatus of claim 8, wherein the processing circuit further comprises a voltage indicator that receives the third and fourth signals from the rectifier and responds thereto by producing an output voltage that indicates the voltage level at the collector.
11. The apparatus of claim 10, wherein the output voltage is proportional to the voltage level at the collector.
12. The apparatus of claim 8, wherein the processing circuit further comprises a voltage change rate indicator that receives the third and fourth signals from the rectifier and responds thereto by producing an output current that indicates a rate of change of the voltage level at the collector.
13. The apparatus of claim 8, wherein the processing circuit comprises a voltage change rate indicator that receives the third and fourth signals from the rectifier and responds thereto by producing an output current that indicates a rate at which the voltage level at the collector is changing and whether the voltage level is increasing or decreasing.
14. An apparatus for monitoring operation of a transistor that has an emitter, a collector and a gate, wherein a potential applied to the gate controls a conduction path between the emitter and the collector, said apparatus comprising: a capacitor external to the transistor and having a first terminal connected to the collector and a second terminal connected to an input node of the apparatus; a rectifier having a first current mirror and producing a first signal indicating an amount of current flowing from the capacitor into the rectifier and a second current mirror and producing a second signal indicating an amount of current flowing from the rectifier to the capacitor; and a voltage change detector that receives the first and second signals and responds thereto by producing an output signal indicating whether a voltage level at the collector is changing.
15. The apparatus of claim 14, further comprising a collector voltage indicator that receives the first and second signals and responds thereto by producing an output voltage that indicates the voltage level at the collector.
16. The apparatus of claim 14, further comprising a voltage change rate indicator that receives the first and second signals and responds thereto by producing an output current that indicates a rate of change of the voltage level at the collector.
17. A method for monitoring operation of a transistor that has an emitter, a collector and a gate, wherein a potential applied to the gate controls a conduction path between the emitter and the collector, said apparatus comprising: providing a capacitor external to the transistor and having a first terminal connected to the collector and a second terminal connected to a monitor circuit having a first current mirror and a second current mirror; producing a first signal from the first current mirror indicating an amount of current flowing from the capacitor into the monitor circuit and producing a second signal indicating an amount of current flowing from the monitor circuit to the capacitor; and in response to detecting flow of current, providing a first indication whether a voltage level at the collector is changing.
18. The method of claim 17, further comprising in response to detecting flow of current, providing a second indication of the voltage level at the collector.
19. The method of claim 17, further comprising in response to detecting flow of current, providing a third indication of a rate at which the voltage level at the collector is changing.
20. The method of claim 17, further comprising applying a bias voltage to the gate of the transistor; and varying the bias voltage in response to detecting flow of current through the capacitor.
Description
BRIEF DESCRIPTION OF THE DRAWINGS
(1) The present invention is illustrated by way of example and is not limited by the accompanying figures, in which like references indicate similar elements. Elements in the figures are illustrated for simplicity and clarity and have not necessarily been drawn to scale.
(2)
(3)
(4)
(5)
(6)
(7)
DETAILED DESCRIPTION
(8) The present disclosure provides an apparatus for monitoring operation of a transistor, such as an insulated gate bipolar transistor (IGBT). The IGBT has an emitter, a collector and a gate, wherein a voltage potential applied to the gate controls a conduction path between the emitter and the collector. The monitoring apparatus includes a capacitor connected between the collector and an input node to which a processing circuit is coupled. The processing circuit responds to current flowing through the capacitor by providing a first indication of whether a voltage level at the collector is changing.
(9) In one particular embodiment, the processing circuit further responds to current flowing through the capacitor by producing an output signal that indicates the voltage level at the collector of the IGBT.
(10) In another embodiment, the processing circuit further responds to current flowing through the capacitor by producing a second indication of a rate at which the voltage level at the collector is changing.
(11) The present disclosure also describes a method for monitoring operation of a transistor, which involves providing a capacitor connected between the collector and a monitor circuit. The method senses the magnitude of current flowing through the capacitor and in response thereto, produces a first indication of whether a voltage level at the collector is changing.
(12) Another aspect of the monitoring method involves responding to current flowing through the capacitor by producing an output voltage that is a scaled down to denote the voltage level at the collector.
(13) A further aspect of the monitoring method involves responding to current flowing through the capacitor by producing a second indication of a rate at which the voltage level at the collector is changing.
(14) The following detailed description is merely illustrative in nature and is not intended to limit the present disclosure, or the application and uses of the present disclosure. Furthermore, there is no intention to be bound by any expressed or implied theory presented in the preceding technical field, background, or the following detailed description. The present disclosure provides various examples, embodiments and the like, which may be described herein in terms of functional or logical block elements. It should be recognized that such block elements may be realized by any number of hardware elements configured to perform the specified function. For example, one embodiment of the present disclosure may employ various integrated circuit elements such as memory elements, clock elements, logic elements, analog elements, or the like, which may carry out a variety of functions under the control of a microprocessor or another processing device. Further, it should be understood that all elements described herein may be implemented including in silicon or another semiconductor material, another implementation alternative, or any combination thereof.
(15) The following description refers to a number of block elements or nodes or features being connected or coupled together. As used herein, unless expressly stated otherwise, connected means that one element/node/feature is joined to (or communicates with) another element/node/feature, and not necessarily mechanically. Unless expressly stated otherwise, coupled means that one element is directly or indirectly joined to (or directly or indirectly communicates with) another element, and not necessarily mechanically. Thus, although the schematics shown in the figures depict exemplary arrangements of elements, additional intervening elements, devices, features, or components may be present in an embodiment of the depicted subject matter. In addition, certain terminology may also be used in the following description for the purpose of reference only, and thus are not intended to be limiting. For example, terms such as first, second and other such numerical terms referring to structures do not imply a sequence or order unless clearly indicated by the context.
(16) Much of the inventive functionality and many of the inventive principles are best implemented with or in integrated circuits (ICs) including possibly application specific ICs or ICs with integrated processing or control or other structures. It is expected that one of ordinary skill, notwithstanding possibly significant effort and many design choices motivated by, for example, available time, current technology, and economic considerations, when guided by the concepts and principles disclosed herein will be readily capable of generating such ICs and structures with minimal experimentation. Therefore, in the interest of brevity and minimization of any risk of obscuring the principles and concepts according to below-described embodiments of the present invention, further discussion of such structures and ICs, if any, will be limited to the essentials with respect to the principles and concepts of the various embodiments.
(17) With initial reference to
(18)
(19) When the IGBT control circuit 14 transitions to turn off the IGBT 10 at the end of time period T3, a low voltage level is applied to the gate (indicated by the gate voltage value in
(20) Referring back to
(21) The current (I .sub.CAP) flowing through the sensing capacitor 22 is given by the expression I .sub.CAP=C dV/dt, where C is the value of the capacitor and dV/dt is the rate of change of the voltage across the capacitor with time. The value of the sensing capacitor 22 is selected to provide a desirable magnitude of current (e.g. 10 milliamps (ma)) for operating the collector monitor 20. In an alternative embodiment, a second capacitor is connected between the input node 30 and the ground of the collector monitor 20 to operate as a filter to the signals captured from input node 30.
(22) The terminal of sensing capacitor 22 connected to input node 30, therefore, provides an input signal to the input node 30. The collector monitor 20 has a processing circuit connected to the input node 30 and comprising a current rectifier 24, a voltage change detector 25, a collector voltage indicator 26, and a voltage change rate indicator 28.
(23) The current rectifier 24 is connected to the input node 30 and responds to current flowing in either direction through that capacitor by producing output signals indicative of the current magnitude and direction as measured at input node 30. The voltage at the input node 30 is virtual, i.e., the voltage does not change as different currents are forced into and out of that node.
(24) An example, of the internal circuitry for the current rectifier 24 is shown in
(25) When the IGBT 10 is turning on or off, the changing voltage at its collector electrode produces a current flow through the sensing capacitor 22. That current is received at input 30 of current rectifier 24. The received current is mirrored to produce one of two output signals PMOS.sub.REF at node 46 or NMOS.sub.REF at node 48. If the current at node 30 is greater than I.sub.REF, indicating that the collector voltage of the IGBT is increasing, current rectifier 24 generates an output signal PMOS.sub.REF at node 46. If, however, the current at node 30 is less than I.sub.REF, indicating that the collector voltage of the IGBT is decreasing, current rectifier 24 generates an output signal NMOS.sub.REF at node 48.
(26) During time period T2 (illustrated on
(27) In contrast, when the IGBT 10 is turning off during time period T5 (see, for example,
(28) Referring to
(29) One of those modules is the voltage change detector 25 that produces an output signal (X) in the form of a first indication whether the collector voltage level is changing.
(30) With reference to
(31) The collector voltage indicator 26 receives an input signal, designated GATE, received at node 64, from the IGBT control circuit 14 for example, which indicates whether the IGBT 10 is being turned on or turned off. The GATE signal selectively activates different sections of the collector voltage indicator 26 to respond to either the PMOS.sub.REF or NMOS.sub.REF signal. In addition, a reset circuit 38 has an RC timer that begins whenever the GATE signal changes states and that expires after predefined time interval, which is substantially longer than the turn on and turn off periods of the IGBT 10. While the timer is active, the voltage across an output capacitor 34 denotes the IGBT collector voltage. Expiration of the timer turns on a transistor switch Q5 that discharges the output capacitor 34, thereby preparing the output capacitor for the next state transition of the IGBT. Therefore, the output capacitor 34 is at ground potential when the IGBT is commanded to turn on at time period T1 in
(32) When the PMOS.sub.REF signal goes active upon the IGBT 10 starting to turn on, a proportional current flows from node 36 through the output capacitor 34 producing the output signal (Y) having a lower voltage that designates the higher voltage level at the IGBT collector. Thereafter, as the IGBT collector voltage decreases during turn on, the voltage across output capacitor 34 increases proportionally to denote that collector voltage. In a similar manner, when the NMOS.sub.REF signal becomes active upon the IGBT 10 turning off, the output signal (Y) begins at ground potential. Thereafter, as the level of the NMOS.sub.REF signal increases as the IGBT collector voltage increases, the voltage across output capacitor 34 increases proportionally to indicate the collector voltage. The maximum voltage across the output capacitor 34 is compatible with the IGBT control circuit 14 and other processing circuits that may use that output signal, and typically is about two orders of magnitude less than the maximum voltages may occur at the IGBT collector, for example.
(33) Referring to
(34) The three output signals (designated X, Y, and Z) from the collector monitor 20 are applied as inputs to the IGBT control circuit 14 for use in controlling application of a drive potential to the gate of the IGBT 10. Those output signals provide more information to the IGBT control circuit 14 about the IGBT operation than was provided previously by monitors that solely employed a sensing diode. The addition information can enable the transistor to be driven in an optimal manner. During the turn-off of the IGBT 10, the output signals from the collector monitor 20 and, particularly, the scaled collector voltage output from the collector voltage indicator 26, enable the IGBT control circuit 14 to determine if the collector voltage exceeds a desirable level, and take corrective action, such as clamping the collector or reducing the rate of change of collector current.
(35) Although the invention is described herein with reference to specific embodiments, various modifications and changes can be made without departing from the scope of the present invention as set forth in the claims below. For example, other specific circuits can be used to the sections of the processing circuit. Accordingly, the specification and figures are to be regarded in an illustrative rather than a restrictive sense, and all such modifications are intended to be included within the scope of the present invention. Any benefits, advantages, or solutions to problems that are described herein with regard to specific embodiments are not intended to be construed as a critical, required, or essential feature or element of any or all the claims.
(36) Unless stated otherwise, terms such as first and second are used to arbitrarily distinguish between the elements such terms describe. Thus, these terms are not necessarily intended to indicate temporal or other prioritization of such elements.