SEMICONDUCTOR INTEGRATED CIRCUIT
20170141114 ยท 2017-05-18
Assignee
Inventors
Cpc classification
H03K2217/0063
ELECTRICITY
H10D62/107
ELECTRICITY
H10D84/859
ELECTRICITY
H10D84/0165
ELECTRICITY
International classification
H01L29/06
ELECTRICITY
Abstract
A semiconductor integrated circuit includes a first well region of a first conductivity type; a second well region of a second conductivity type provided in an upper part of the first well region; a current suppression layer of the first conductivity type provided in a lower part of the semiconductor substrate immediately below the first well region, separated from the first well region; and an isolation region of the second conductivity type provided in an upper part of the semiconductor substrate, separated from the first well region, a reference potential being applied to the isolation region. The semiconductor substrate is the second conductivity type.
Claims
1. A semiconductor integrated circuit comprising: a first well region of a first conductivity type; a second well region of a second conductivity type provided in an upper part of the first well region; a current suppression layer of the first conductivity type provided in a lower part of a semiconductor substrate immediately below the first well region, separated from the first well region; and an isolation region of the second conductivity type provided in an upper part of the semiconductor substrate, separated from the first well region, a reference potential being applied to the isolation region, wherein the semiconductor substrate is the second conductivity type.
2. The semiconductor integrated circuit according to claim 1, wherein the first well region is provided in the upper part of the semiconductor substrate.
3. The semiconductor integrated circuit according to claim 1, further comprising: a buried region of the first conductivity type, being interposed between the semiconductor active-layer and the semiconductor substrate, wherein the first well region is provided on the buried region in an upper part of the semiconductor active-layer, being contact with the buried region, and the current suppression layer is separated from the buried region.
4. The semiconductor integrated circuit according to claim 3, further comprising: an isolation region of the second conductivity type provided so as to extend from the upper part of the semiconductor active-layer to the semiconductor substrate, the reference potential being applied to the isolation region.
5. The semiconductor integrated circuit according to claim 1, wherein a first potential different from the reference potential is applied to the first well region, and a second potential different from the reference potential and the first potential is applied to the second well region.
6. The semiconductor integrated circuit according to claim 4, wherein a first potential different from the reference potential is applied to the first well region, and a second potential different from the reference potential and the first potential is applied to the second well region.
7. The semiconductor integrated circuit according to claim 6, wherein a p-n junction interface between the first well region and the second well region is reversely biased by the first potential and the second potential during a normal operation.
8. The semiconductor integrated circuit according to claim 1, wherein a distance between the first well region and the current suppression layer is set to a value at which a depletion layer being spread from a p-n junction interface between the semiconductor substrate and the first well region is separated from the current suppression layer when a first potential is applied to the first well region and a second potential different from the first potential is applied to the second well region.
9. The semiconductor integrated circuit according to claim 7, further comprising: a first active element having first and second main electrode regions of the second conductivity type provided in the upper part of the first well region; and a second active element having first and second main electrode regions of the first conductivity type provided in an upper part of the second well region.
10. The semiconductor integrated circuit according to claim 8, further comprising: a first active element having first and second main electrode regions of the second conductivity type provided in the upper part of the first well region; and a second active element having first and second main electrode regions of the first conductivity type provided in an upper part of the second well region.
11. The semiconductor integrated circuit according to claim 9, further comprising: a gate driving circuit including the first active element and the second active element connected in series to each other, wherein a gate of a switching element driven by the gate driving circuit is connected to a connection point between the first active element and the second active element.
12. The semiconductor integrated circuit according to claim 10, further comprising: a gate driving circuit including the first active element and the second active element connected in series to each other, wherein a gate of a switching element driven by the gate driving circuit is connected to a connection point between the first active element and the second active element.
13. The semiconductor integrated circuit according to claim 9, further comprising: a gate driving circuit including the first active element and the second active element connected in series to each other, wherein, when a high-side circuit including a high-voltage-side switching element and a low-voltage-side switching element connected in series to each other is driven by the gate driving circuit, a gate of the high-voltage-side switching element is connected to a connection point between the first active element and the second active element.
14. The semiconductor integrated circuit according to claim 10, further comprising: a gate driving circuit including the first active element and the second active element connected in series to each other, wherein, when a high-side circuit including a high-voltage-side switching element and a low-voltage-side switching element connected in series to each other is driven by the gate driving circuit, a gate of the high-voltage-side switching element is connected to a connection point between the first active element and the second active element.
15. The semiconductor integrated circuit according to claim 11, wherein the second main electrode regions of the first and second active elements are connected to each other, the first potential is applied to the first main electrode region of the first active element, and the second potential is applied to the first main electrode region of the second active element.
16. The semiconductor integrated circuit according to claim 12, wherein the second main electrode regions of the first and second active elements are connected to each other, the first potential is applied to the first main electrode region of the first active element, and the second potential is applied to the first main electrode region of the second active element.
17. The semiconductor integrated circuit according to claim 13, wherein the second main electrode regions of the first and second active elements are connected to each other, the first potential is applied to the first main electrode region of the first active element, and the second potential is applied to the first main electrode region of the second active element.
18. The semiconductor integrated circuit according to claim 14, wherein the second main electrode regions of the first and second active elements are connected to each other, the first potential is applied to the first main electrode region of the first active element, and the second potential is applied to the first main electrode region of the second active element.
Description
BRIEF DESCRIPTION OF DRAWINGS
[0012]
[0013]
[0014]
[0015]
[0016]
[0017]
[0018]
[0019]
[0020]
[0021]
DETAILED DESCRIPTION OF THE INVENTION
[0022] Hereinafter, semiconductor integrated circuits according to first to fourth embodiments of the invention will be described in detail with reference to the drawings.
[0023] In the specification, a first main electrode region is assigned to a semiconductor region which will be a source region or a drain region in a field-effect transistor (FET) or a static induction transistor (SIT), an emitter region or a collector region in an insulated-gate bipolar transistor (IGBT) and an anode region or a cathode region in a static induction thyristor (SI Thy) or a gate turn-off thyristor (GTO). A second main electrode region is assigned to a semiconductor region which will not be the first main electrode region and will be the source region or the drain region in the FET or the SIT, the emitter region or the collector region in the IGBT, and the anode region or the cathode region in the SI thyristor or the GTO. That is, when the first main electrode region is the source region, the second main electrode region means the drain region. When the first main electrode region is the emitter region, the second main electrode region means the collector region. When the first main electrode region is the anode region, the second main electrode region means the cathode region. In the following first to fourth embodiments, the description is focused on power ICs implemented by insulated-gate field-effect transistors. Therefore, the source region is referred to as the first main electrode region and the drain region is referred to as the second main electrode region.
[0024] In the following first to fourth embodiments, an example in which a first conductivity type is assigned to an n type and a second conductivity type is assigned to a p type will be described. However, the relationship between the conductivity types may be reversed such that the first conductivity type is a p type and the second conductivity type is an n type. In the specification and the accompanying drawings, in the layers or regions having n or p appended thereto, an electron or a hole means a majority carrier. In addition, symbols + and added as superscripts to n or p mean that the impurity concentration of a semiconductor region is higher and lower than that of a semiconductor region without the symbols. In the following description, the terms top and bottom in, for example, top surface and bottom surface are defined depending on cross-sectional views. For example, when the direction of a semiconductor integrated circuit is changed by 90 and is then observed, the terms top and bottom change to left and right, respectively. When the direction of the semiconductor integrated circuit is changed by 180 and is then observed, the terms top and bottom are reversed.
[0025] In the description of the following first to fourth embodiments and the accompanying drawings, the same components are denoted by the same reference numerals and the description thereof will not be repeated. In addition, in the accompanying drawings described in the following first to fourth embodiments, for ease of viewing or understanding, a scale and a dimensional ratio are different from the actual scale and dimensional ratio. The invention is not limited to the following first to fourth embodiments as long as it does not depart from the scope and spirit thereof.
First Embodiment
[0026] As illustrated in
[0027] As illustrated in
[0028] The high-voltage-side switching element S1 and the low-voltage-side switching element S2 are connected in series between a high-voltage main power supply HV at the positive electrode side and a ground (GND) potential at the negative electrode side against to the main power supply HV. A VS-terminal 43 to which a VS-potential is applied as a second potential is connected to a connection point 51 between the high-voltage-side switching element S1 and the low-voltage-side switching element S2. The connection point 51 is an output point of the power converter 50 corresponding to one phase of the power-conversion bridge-circuit. The low-voltage-side switching element S2 is connected between the connection point 51 and the GND potential. For example, a motor is connected as a load 57 to the connection point 51.
[0029] While the semiconductor integrated circuit 40 is operating, the VS-potential applied to the VS-terminal 43 is repeatedly raised and dropped across the high-side-potential of the main power supply HV (for example, about 400 V) and the low-potential-side potential, corresponding to GND potential, by the complementary turn-on and turn-off operations of the high-voltage-side switching element S1 and the low-voltage-side switching element S2 implementing the high-side circuit, so that the VS-potential can change from 0 V to several hundreds of volts.
[0030] The high-side driving circuit 33 includes a gate driving circuit 34. The gate driving circuit 34 is, for example, a CMOS circuit in which an n-channel MOSFET 36 as a first-conductivity-type-channel first field-effect transistor which is an active element and a p-channel MOSFET 35 as a second-conductivity-type-channel second field-effect transistor which is an active element are connected in series to each other in the complementary topology. Hereinafter, n-channel MOSFET may be referred as nMOS and p-channel MOSFET is referred as a pMOS. Specifically, a source of the pMOS 35 is connected to the VB-terminal 44 and a drain of the pMOS 35 is connected to a drain of the nMOS 36. A source of the nMOS 36 is connected to the VS-terminal 43.
[0031] The gate driving circuit 34 operates with the VS-potential applied to the VS-terminal 43 as a reference potential and the VB-potential which is applied to the VB-terminal 44 as a first potential. While the first potential serves as a power-supply potential, the gate driving circuit 34 transmits a driving signal from the output terminal 42, in accordance with a signal received from the level shift circuit 32, for driving the high-voltage-side switching element S1.
[0032] The control circuit 31 operates with the GND potential applied to a ground (GND) terminal 46 as the reference potential and a VCC potential applied to a VCC-terminal 45 as the power-supply potential. The control circuit 31 generates a low-side-level on/off signal for turning on and off the high-voltage-side switching element S1, and further, the control circuit 31 generates a low-side-level on/off signal for turning on and off the low-voltage-side switching element S2. The GND potential is a common potential.
[0033] The level shift circuit 32 converts the low-side-level on/off signal generated by the control circuit 31 into a high-side-level on/off signal.
[0034] In the semiconductor integrated circuit 40 according to the first embodiment, when the high-voltage-side switching element S1 is scheduled to be driven, in the beginning, the control circuit 31 generates the low-side-level on/off signal for turning on and off the high-voltage-side switching element S1. Then, the low-side-level on/off signal is converted into the high-side-level on/off signal by the level shift circuit 32 and the high-side-level on/off signal is fed to the high-side driving circuit 33.
[0035] The on/off signal which is fed from the control circuit 31 to the high-side driving circuit 33 is transferred to a gate of the high-voltage-side switching element S1 through the gate driving circuit 34. The high-voltage-side switching element S1 is turned on and off on the basis of the on/off signal from the control circuit 31.
[0036] A bootstrap diode 55 which is an external element is connected to between the VCC-terminal 45 and the VB-terminal 44. In addition, a bootstrap capacitor 56 which is an external element is connected between the VB-terminal 44 and the VS-terminal 43. The bootstrap diode 55 and the bootstrap capacitor 56 generate power for driving the high-voltage-side switching element S1.
[0037] The VB-potential is the highest potential applied to the semiconductor integrated circuit 40 and is held at a level that is about 15 V higher than the VS-potential by the bootstrap capacitor 56 in a normal state in which the VB-potential is not affected by noise. The VS-potential is potential at the connection point 51, which corresponds to output node portion, between the high-voltage-side switching element S1 and the low-voltage-side switching element S2 of the power-conversion bridge-circuit, being changed between 0 V and several hundreds of volts during a power conversion process. In some cases, the VS-potential is a negative potential.
[0038] Next, the detailed structure of the semiconductor integrated circuit 40 according to the first embodiment will be described.
[0039] As illustrated in
[0040] As illustrated in
[0041] As illustrated in
[0042] As illustrated in
[0043] The pMOS 35 includes a channel formation region which is the first well region 2, a gate insulating film 16 which is selectively provided at the surface of the first well region 2 in the upper portion of the semiconductor substrate 1, and a gate electrode 18 which is provided over the channel formation region with the gate insulating film 16 interposed between the gate electrode 18 and the channel formation region. In addition, the pMOS 35 includes a first main electrode region 12 of the second conductivity type (p.sup.+-type) which is selectively provided in the upper part of the first well region 2 and a second main electrode region 13 of the second conductivity type (p.sup.+-type) which is selectively provided in the upper part of the first well region 2 such that the channel formation region is interposed between the first main electrode region 12 and the second main electrode region 13 and the second main electrode region 13 is separated from the first main electrode region 12. The first main electrode region 12 corresponds to the source region and the second main electrode region 13 corresponds to the drain region.
[0044] The nMOS 36 includes a channel formation region which is the second well region 3, a gate insulating film 15 which is selectively provided at the surface of the second well region 3 in the upper portion of the semiconductor substrate 1, and a gate electrode 17 which is provided over the channel formation region with the gate insulating film 15 interposed between the gate electrode 17 and the channel formation region. In addition, the nMOS 36 includes a first main electrode region 6 of the first conductivity type (n.sup.+-type) which is selectively provided in the upper part of the second well region 3 and a second main electrode region 7 of the first conductivity type (n.sup.+-type) which is selectively provided in the upper part of the second well region 3 such that the channel formation regions is interposed between the first main electrode region 6 and the second main electrode region 7 and the second main electrode region 7 is separated from the first main electrode region 6. The first main electrode region 6 corresponds to the source region and the second main electrode region 7 corresponds to the drain region.
[0045] The gate insulating films 15 and 16 are, for example, silicon dioxide films. The gate electrodes 17 and 18 are, for example, polysilicon films into which impurities for reducing a resistance value are doped. The first and second main electrode regions 12 and 13 of the pMOS 35 have a higher impurity concentration than the first well region 2. The first and second main electrode regions 6 and 7 of the nMOS 36 have a higher impurity concentration than the second well region 3.
[0046] Examples of the silicon dioxide film include a thermally oxidized film which is made by a thermal oxidation method and a deposited oxide film which is deposited by a chemical vapor deposition (CVD) method. Using the thermally oxidized film with highly densified structure as the gate insulating films 15 and 16 in the MOSFET is preferable. In the first embodiment, the MOSFET in which the gate insulating films 15 and 16 are silicon dioxide films is described. However, the transistor may be a MISFET in which the gate insulating film is a silicon nitride film or a stacked film of a silicon nitride film and a silicon oxide film.
[0047] As illustrated in
[0048] As illustrated in
[0049] As illustrated in
[0050] As illustrated in
[0051] As illustrated in
[0052] As can be seen from
[0053] That is, the GND potential is applied as the reference potential to the isolation region 5. In addition, the VB-potential which is different from the GND potential is applied as the first potential to the first well region 2 and the breakdown-voltage improving-region 4 through the third contact region 9 which is provided across the first well region 2 and the breakdown-voltage improving-region 4 and the first contact region 8 provided in the first well region 2. The VS-potential which is different from the GND potential and the VB-potential is applied as the second potential to the second well region 3 through the second contact region 14. The VB-potential is applied to the first main electrode region 12 of the pMOS 35 and the VS-potential is applied to the first main electrode region 6 of the nMOS 36.
[0054] As illustrated in
[0055] As illustrated in
[0056] The third contact region 9 has a ring-shaped plane pattern that extends in a ring shape so as to surround the pMOS 35 and the nMOS 36.
[0057] As illustrated in
[0058] As illustrated in
[0059] The semiconductor chip 30 is bonded and fixed to the die pad 72 through an adhesive 80 which is made of, for example, conductive silver paste and is sandwiched between the bottom surface of the semiconductor substrate 1 and the top surface of the die pad 72. The GND terminal 46 is provided on the top surface of the semiconductor chip 30. The GND terminal 46 is electrically connected to the wire connection portion 73 through a bonding wire 81.
[0060] Although the illustration is omitted in
[0061] The VB-potential of the first potential and the VS-potential of the second potential are applied so that the p-n junction interface between the first well region 2 and the second well region 3 can be reversely biased, during the normal operation of the semiconductor integrated circuit 40. The semiconductor integrated circuit 40 according to the first embodiment is manufactured by a self-isolated IC process. In the semiconductor integrated circuit 40 manufactured by the self-isolated IC process, as illustrated in
[0062] During the normal operation of the semiconductor integrated circuit 40, since the VB-potential as the power-supply potential is higher than the VS-potential, which serves as an intermediate potential, the parasitic p-n-p bipolar transistor 29 does not operate. However, the parasitic p-n-p bipolar transistor 29 is turned on when the VB-potential is lower than the VS-potential by 0.6 V, which is the diffusion potential of the p-n junction of silicon, or more due to a negative voltage surge, that is, if the following potential relationship is satisfied:
VB-potential<(VS-potential0.6 [V]).
An undesirable case that the unrequired potential relationship is satisfied will be described with reference to
[0063] Here, the reason why a large amount of current flows to the current path from the second well region 3 to the bottom surface of the semiconductor substrate 1 in the earlier semiconductor integrated circuit will be described in detail. The area of the parasitic p-n-p bipolar transistor 29 generated in the vertical direction of the substrate is large and the area of the current path from the second well region 3 to the bottom surface of the semiconductor substrate 1 is also large. Therefore, a large amount of current flows to the current path in the earlier semiconductor integrated circuit.
[0064] Next, in the earlier semiconductor integrated circuit, the reason why the potential relationship of:
VB-potential<(VS-potential0.6 [V])
is satisfied will be described in detail. As illustrated in
[0065] Because different circuits are connected to the VB-terminal 44 and the VS-terminal 43 and different types of parasitic capacitance are added to the VB-terminal 44 and the VS-terminal 43, in some cases, when the VB-potential varies, the VB-potential cannot follow sufficiently the variation of the VS-potential. As a result, when the VB-potential is changed by a negative voltage surge, it may be difficult to support the potential difference between the VB-potential and the VS-potential at a predetermined value. Therefore, when the difference between a variation in the VB-potential and a variation in the VS-potential is large,
VB-potential<(VS-potential0.6 [V])
is satisfied in the earlier semiconductor integrated circuit.
[0066] In contrast, as illustrated in
[0067] During the normal operation of the semiconductor integrated circuit 40, as illustrated in
[0068]
[0069] In the semiconductor integrated circuit 40, the breakdown voltage is mainly 600 V and 1200 V. As illustrated in
[0070] In other words, a distance L.sub.1 between the bottom of the first well region 2 and the current suppression layer 21 is preferably equal to or greater than about 150 m if the rated breakdown voltage is designed to be 600 V, and is preferably equal to or greater than about 200 m when the rated breakdown voltage is designed to be 1200 V.
[0071] When the VB-potential is lower than the VS-potential by 0.6 V or more due to a negative voltage surge, the collector current of the parasitic p-n-p bipolar transistor 29 flows through a current path from the bottom of the first well region 2 to the isolation region 5 through the semiconductor substrate 1 and flows to the ground electrode 5a to which the GND potential is applied. The width W.sub.n of the breakdown-voltage improving-region 4 between the first well region 2 and the isolation region 5 is increased to increase a resistance component of the current path. Therefore, reducing the current amplification factor H.sub.FE of the parasitic p-n-p bipolar transistor 29 and suppressing the operation of the parasitic p-n-p bipolar transistor are possible. In general, in order to ensure the predetermined breakdown voltage, the width W.sub.n of the breakdown-voltage improving-region 4 is about 100 m when the breakdown voltage is 600 V and is about 200 m when the breakdown voltage is 1200 V. When the width W.sub.n of the breakdown-voltage improving-region 4 is the above-mentioned value, the resistance component of the current path from the bottom of the first well region 2 to the breakdown-voltage improving-region 4 through the semiconductor substrate 1 increases and a large amount of collector current of the parasitic p-n-p bipolar transistor 29 does not flow to the ground electrode 5a.
[0072] In the first embodiment, the current suppression layer 21 is provided at the entire bottom surface of the semiconductor substrate 1. However, the current suppression layer 21 may be selectively provided at the bottom surface of the semiconductor substrate 1 so as to face at least the first well region 2.
Second Embodiment
[0073] A semiconductor integrated circuit 40A according to a second embodiment of the present invention has substantially the same structure as the semiconductor integrated circuit 40 according to the first embodiment except for the structure of a semiconductor substrate.
[0074] That is, the semiconductor integrated circuit 40 according to the first embodiment uses the p.sup.-type semiconductor substrate 1 as illustrated in
[0075] A first well region 2 and an isolation region 5 are merged in the semiconductor active-layer 1b. The first well region 2 is provided on the buried region 22 in the semiconductor active-layer 1b so as to come into contact with the buried region 22. The isolation region 5 is provided with a depth that reaches the semiconductor substrate 1a. In addition, a current suppression layer 21 is provided in a lower part of the semiconductor substrate 1a immediately below the first well region 2 so as to be separated from the first well region 2 and the buried region 22. In the first embodiment, as illustrated in
[0076] The semiconductor integrated circuit 40A according to the second embodiment includes the high-concentration buried region 22 which is provided between the semiconductor substrate 1a and the semiconductor active-layer 1b so as to come into contact with the first well region 2 in the high-side driving-circuit forming-region 1A. Therefore, because the base concentration of a parasitic p-n-p bipolar transistor 29 can be made high, the reduction of the current amplification factor H.sub.FE of the parasitic p-n-p bipolar transistor 29 is possible. As a result, the suppression of the operation of the parasitic p-n-p bipolar transistor 29 is possible.
[0077] Similarly to the first embodiment, the semiconductor integrated circuit 40A according to the second embodiment includes the current suppression layer 21 which is provided in the lower part of the semiconductor substrate 1a immediately below the first well region 2 so as to be separated from the first well region 2 and the buried region 22 in the high-side driving-circuit forming-region 1A. Therefore, similarly to the first embodiment, the suppression of the operation of the parasitic p-n-p bipolar transistor 29 is possible. As a result, in the semiconductor integrated circuit 40A according to the second embodiment, further, the suppression of the operation of the parasitic p-n-p bipolar transistor 29, as compared to the first embodiment is possible.
Third Embodiment
[0078] A semiconductor integrated circuit 40B according to a third embodiment of the present invention has substantially the same structure as the semiconductor integrated circuit 40A according to the second embodiment except for the structure of a semiconductor substrate.
[0079] That is, the semiconductor integrated circuit 40A according to the second embodiment uses the semiconductor substrate 23 in which the n.sup.-type semiconductor active-layer 1b is provided on the p.sup.-type semiconductor substrate 1a, as illustrated in
[0080] In the semiconductor substrate 1a, an isolation region 5 is provided with a depth that reaches the semiconductor active-layer 1c. A third well region 25 of the first conductivity type (n.sup.-type) is provided in the semiconductor active-layer 1c. A first well region 2 is provided in the third well region 25. In addition, the first well region 2 is provided on a buried region 22 in the third well region 25 so as to come into contact with the buried region 22. In the second embodiment, the semiconductor active-layer 1b is provided between the first well region 2 and the isolation region 5, as illustrated in
[0081] The semiconductor integrated circuit 40B according to the third embodiment includes the high-concentration buried region 22 which is provided between the semiconductor substrate 1a and the semiconductor active-layer 1c so as to come into contact with the first well region 2 in the high-side driving-circuit forming-region 1A. Therefore, the base concentration of a parasitic p-n-p bipolar transistor 29 is high and reducing the current amplification factor H.sub.FE of the parasitic p-n-p bipolar transistor 29 is possible. As a result, the suppression of the operation of the parasitic p-n-p bipolar transistor 29 is possible.
[0082] Similarly to the first embodiment, the semiconductor integrated circuit 40B according to the third embodiment includes a current suppression layer 21 which is provided in the lower part of the semiconductor substrate 1a immediately below the first well region 2 so as to be separated from the first well region 2 and the buried region 22 in the high-side driving-circuit forming-region 1A. Therefore, similarly to the first embodiment, the suppression of the operation of the parasitic p-n-p bipolar transistor 29 is possible. As a result, in the semiconductor integrated circuit 40B according to the third embodiment, further, the suppression of the operation of the parasitic p-n-p bipolar transistor 29, as compared to the first embodiment, similarly to the second embodiment is possible.
Fourth Embodiment
[0083] As illustrated in
[0084] The driving circuit 33a includes a gate driving circuit 34a. The gate driving circuit 34a has the same structure as the gate driving circuit 34 according to the first embodiment. Specifically, a source of a pMOS 35 is connected to a VB-terminal 44 and a drain of the pMOS 35 is connected to a drain of an nMOS 36. A source of the nMOS 36 is connected to a VS-terminal 43. A gate of the switching element S3 implementing the step-down converter 60 is connected to a connection point between the pMOS 35 and the nMOS 36.
[0085] The gate driving circuit 34a operates, using a VS-potential, which is applied as a second potential to the VS-terminal 43, as a reference potential and a VB-potential which is applied as a first potential to the VB-terminal 44, as a power-supply potential and transmits a driving signal from an output terminal 42 on the basis of a signal received from the level shift circuit 32 to drive the switching element S3 of the step-down converter 60.
[0086] When the semiconductor integrated circuit 40C according to the fourth embodiment which drives the switching element S3 of the step-down converter 60 is described with reference to
[0087] In the fourth embodiment, the semiconductor integrated circuit which drives the switching element S3 of the step-down converter 60 has been described. However, the invention is not limited to the aforementioned embodiments. For example, the invention can be applied to semiconductor integrated circuits for driving switching elements of a boost and step-down converter, a flyback converter, and a forward converter.
Other Embodiments
[0088] The present invention has been described above on the basis of the above-described embodiments. However, the invention is not limited to the above-described embodiments and various modifications and changes of the invention can be made without departing from the scope and spirit of the invention.
[0089] As described above, according to the semiconductor integrated circuit of the present invention, improving the reliability of the semiconductor integrated circuit is possible and the semiconductor integrated circuit according to the invention can be useful for a power integrated circuit device (for example, power IC) including a driving circuit which drives a switching element.