SWITCHED-CAPACITOR POWER STAGE AND SWITCHED-CAPACITOR CONVERTER
20230128793 · 2023-04-27
Inventors
- Ke Horng CHEN (New Taipei City, TW)
- Kai-Syun CHANG (Hsinchu County, TW)
- Chin Hsiang LIANG (Hsinchu County, TW)
- Shu-Yung LIN (Kaohsiung City, TW)
Cpc classification
H02M3/07
ELECTRICITY
H02M3/158
ELECTRICITY
H02M1/0095
ELECTRICITY
H02M1/08
ELECTRICITY
H02M1/0043
ELECTRICITY
H02M3/1588
ELECTRICITY
H02M3/1584
ELECTRICITY
Y02B70/10
GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
International classification
H02M3/158
ELECTRICITY
Abstract
A switched-capacitor power stage includes a first sub-power stage. The first sub-power stage includes a first inductor, a first high switch, a first low switch, and a first set of switched-capacitor networks. The first inductor is coupled to an input terminal. The first high switch is coupled between the first inductor and an output terminal. The first low switch is coupled between the first inductor and a first transition node. The first set of switched-capacitor networks is coupled between the first transition node and the output terminal.
Claims
1. A switched-capacitor power stage, comprising: a first sub-power stage comprising: a first inductor coupled to an input terminal; a first high switch coupled between the first inductor and an output terminal; a first low switch coupled between the first inductor and a first transition node; and a first set of switched-capacitor networks coupled between the first transition node and the output terminal.
2. The switched-capacitor power stage of claim 1, wherein a transition voltage at the first transition node is greater than an input voltage at the input terminal.
3. The switched-capacitor power stage of claim 1, further comprising: a second sub-power stage comprising: a second inductor coupled to the input terminal; a second high switch coupled between the second inductor and the output terminal; a second low switch coupled between the second inductor and a second transition node; and a second set of switched-capacitor networks coupled between the second transition node and the output terminal.
4. The switched-capacitor power stage of claim 3, further comprising: a third sub-power stage comprising: a third inductor coupled to the input terminal; a third high switch coupled between the third inductor and the output terminal; a third low switch coupled between the third inductor and a third transition node; and a third set of switched-capacitor networks coupled between the third transition node and the output terminal.
5. The switched-capacitor power stage of claim 1, wherein the first set of switched-capacitor networks comprises a first switched-capacitor network and a second switched-capacitor network, wherein each of the first switched-capacitor network and the second switched-capacitor network comprises: a first switch coupled between the first transition node and a first inner node; a second switch coupled between the first inner node and the output terminal; a third switch configured to receive a voltage and coupled to a second inner node; a fourth switch coupled between the second inner node and the output terminal; and a capacitor coupled between the first inner node and the second inner node.
6. The switched-capacitor power stage of claim 5, wherein a working period comprises a first time interval, a second time interval, a third time interval, and a fourth time interval sequentially, wherein in the first time interval and in the third time interval, the first high switch is turned on and the first low switch is turned off, wherein in the second time interval and in the fourth time interval, the first high switch is turned off and the first low switch is turned on.
7. The switched-capacitor power stage of claim 6, wherein in the first time interval and in the second time interval, the first switch of the first switched-capacitor network, the fourth switch of the first switched-capacitor network, the second switch of the second switched-capacitor network, and the third switch of the second switched-capacitor network are turned on, and the second switch of the first switched-capacitor network, the third switch of the first switched-capacitor network, the first switch of the second switched-capacitor network, and the fourth switch of the second switched-capacitor network are turned off, wherein in the third time interval and in the fourth time interval, the first switch of the first switched-capacitor network, the fourth switch of the first switched-capacitor network, the second switch of the second switched-capacitor network, and the third switch of the second switched-capacitor network are turned off, and the second switch of the first switched-capacitor network, the third switch of the first switched-capacitor network, the first switch of the second switched-capacitor network, and the fourth switch of the second switched-capacitor network are turned on.
8. A switched-capacitor converter, comprising: a plurality of sub-power stages, wherein each of the sub-power stages comprises: an inductor coupled to an input terminal; a high switch coupled between the inductor and an output terminal; a low switch coupled between the inductor and a transition node; a set of switched-capacitor networks coupled between the transition node and the output terminal; and a driver configured to control the set of switched-capacitor networks; and a controller configured to generate a plurality of control signals and a plurality of enable signals according to an output voltage at the output terminal, a first reference voltage, and a second reference voltage, wherein the driver is further configured to generate a plurality of gate signals according to the control signals and the enable signals to control a plurality of switches in the set of switched-capacitor networks.
9. The switched-capacitor converter of claim 8, wherein the driver is further configured to output the control signals to control the high switches and the low switches in the sub-power stages.
10. The switched-capacitor converter of claim 8, wherein the controller comprises: a pulse control loop circuit configured to generate the control signals according to a transition voltage at the transition node and the first reference voltage; and a frequency control loop circuit configured to generate the enable signals according to the output voltage and the second reference voltage.
11. The switched-capacitor converter of claim 10, wherein the pulse control loop circuit comprises: a sample and hold circuit configured to generate first signals according to the transition voltage; a mismatch calibration circuit configured to generate second signals according to the first signals and the first reference voltage; and a timing logic circuit configured to generate the control signals according to the second signals.
12. The switched-capacitor converter of claim 10, wherein the frequency control loop circuit comprises: an operation amplifier configured to generate a comparison signal according to the output voltage and the second reference voltage; a voltage-controlled oscillator configured to generate a frequency clock signal according to the comparison signal; a counter configured to generate a plurality of counting signals according to the frequency clock signal; and a finite state machine circuit configured to generate the enable signals according to the counting signals.
13. The switched-capacitor converter of claim 12, wherein the frequency control loop circuit further comprises: a phase divider configured to generate phase signals according to the frequency clock signal and output the phase signals to the pulse control loop circuit.
14. The switched-capacitor converter of claim 12, wherein the frequency control loop circuit further comprises: a buffer coupled between the operation amplifier and the voltage-controlled oscillator.
15. The switched-capacitor converter of claim 8, wherein each of the set of switched-capacitor networks comprises a first converter cell, a second converter cell, a third converter cell, and a fourth converter cell, wherein each of the first converter cell, the second converter cell, the third converter cell, and the fourth converter cell comprises: a first switch coupled between the transition node and a first inner node; a second switch coupled between the first inner node and the output terminal; a third switch coupled to a second inner node; a fourth switch coupled between the second inner node and the output terminal; and a capacitor coupled between the first inner node and the second inner node.
16. The switched-capacitor converter of claim 15, wherein a capacitance value of the capacitor in the second converter cell is twice a capacitance value of the capacitor in the first converter cell, a capacitance value of the capacitor in the third converter cell is twice the capacitance value of the capacitor in the second converter cell, and a capacitance value of the capacitor in the fourth converter cell is twice the capacitance value of the capacitor in the third converter cell.
Description
BRIEF DESCRIPTION OF THE DRAWINGS
[0005] The disclosure can be more fully understood by reading the following detailed description of the embodiment, with reference made to the accompanying drawings as follows:
[0006]
[0007]
[0008]
[0009]
[0010]
[0011]
[0012]
[0013]
[0014]
[0015]
[0016]
[0017]
DETAILED DESCRIPTION
[0018] In the present disclosure, “connected” or “coupled” may refer to “electrically connected” or “electrically coupled.” “Connected” or “coupled” may also refer to operations or actions between two or more elements.
[0019] Reference is made to
[0020] As illustrated in
[0021] The sub-power stage P1 includes an inductor L.sub.BOND, a high switch S.sub.H1, a low switch S.sub.L1, and a set of switched-capacitor networks SCN1-SCN2. The inductor L.sub.BOND is coupled to an input terminal IN. An input voltage V.sub.IN is received at the input terminal IN. The high switch S.sub.H1 is coupled between the inductor L.sub.BOND and an output terminal OUT. The low switch S.sub.L1 is coupled between the inductor L.sub.BOND and a transition node TN1. The set of switched-capacitor networks SCN1-SCN2 is coupled between the transition node TN1 and the output terminal OUT. The inductor L.sub.BOND can be implemented by a bonding wire.
[0022] By controlling the high switch S.sub.H1 and the low switch S.sub.L1, a current I.sub.OUT_BOND is generated and flows through the inductor L.sub.BOND and a transition voltage VDD.sub.SC is generated at the transition node TN1. The set of switched-capacitor networks SCN1-SCN2 generates a voltage V.sub.OUT_SC according to the transition voltage VDD.sub.SC. Then, an output voltage V.sub.OUT is generated at the output terminal OUT according to the voltage V.sub.OUT_SC and a voltage corresponding to the current I.sub.OUT_BOND. As waveforms illustrated in
[0023] The quantity of the sub-power stages of the switched-capacitor power stage 100 is merely illustration, and the present disclosure is not limited thereto.
[0024] The switched-capacitor power stage 100 can operate in two phases.
[0025]
[0026] As illustrated in
[0027] As illustrated in
[0028] As illustrated in
[0029] As illustrated in
[0030] References is made to
[0031] The switched-capacitor network SCN2 has a similar structure, so it is not described herein again. References is made to
[0032] Taking the sub-power stage P1 as an example, a working period includes a time interval TD1, a time interval TD2, a time interval TD3, and a time interval TD4 sequentially. The time interval TD1 and the time interval TD3 correspond to the aforementioned first phase (e.g., ØA), and the time interval TD2 and the time interval TD4 correspond to the aforementioned second phase (e.g., ØB). In other words, in the time interval TD1 (e.g., Ø.sub.1A) and the time interval TD3 (e.g., Ø.sub.2A), the high switch S.sub.H1 of the sub-power stage P1 is turned on and the low switch S.sub.L1 of the sub-power stage P1 is turned off. In the time interval TD2 (e.g., Ø.sub.1B) and the time interval TD4 (e.g., Ø.sub.2B), the high switch S.sub.H1 of the sub-power stage P1 is turned off and the low switch S.sub.L1 of the sub-power stage P1 is turned on.
[0033] As illustrated in
[0034] On the contrary, in the time interval TD3 (e.g., Ø.sub.2A) and the time interval TD4 (e.g., Ø.sub.2B), the switch S.sub.1,2 and the switch S.sub.1,3 of the switched-capacitor networks SCN1 and the switch S.sub.2,1 and the switch S.sub.2,4 of the switched-capacitor networks SCN2 are turned on. In addition, the switch S.sub.1,1 and the switch S.sub.1,4 of the switched-capacitor networks SCN1 and the switch S.sub.2,3 and the switch S.sub.2,2 of the switched-capacitor networks SCN2 are turned off.
[0035] As illustrated in
[0036] As illustrated in
[0037] The aforementioned operations in the time intervals TD1-TD4 can reduce the ripple. The sub-power stages P2-P3 have similar structures and operations, so they are not described herein again.
[0038] Compared to some related arts with more switches, the present disclosure has fewer switches, so the switching loss and the conduction loss in the present disclosure are smaller.
[0039] Compared to some related arts with the same number switches, in the present disclosure, more power is provide to the output voltage V.sub.OUT during each working period (e.g., the fly caps in the switched-capacitor networks SCN1-SCN2 provide power in the first phase ØA and the inductor L.sub.BOND provides power in the second phase ØB), so the ripple and the hard charging loss in the present disclosure are smaller, and the switching frequency (switching loss) in the present disclosure can be smaller.
[0040] In addition, the present disclosure is suitable for applications with small capacitor sizes. Small capacitors are easily fully charged and the peak of the inductor current is low, so the conduction loss in the present disclosure is not increased too much. Further, the inductor L.sub.BOND acts as a current source to make the output voltage V.sub.OUT drop smoothly when the inductor L.sub.BOND is coupled with the switched-capacitor networks SCN1-SCN2 in the parallel form (e.g., Ø.sub.1A and Ø.sub.2A), and the inductor L.sub.BOND acts as a voltage source to make the transition voltage VDD.sub.SC be greater than the input voltage V.sub.IN when the inductor L.sub.BOND is coupled with the switched-capacitor networks SCN1-SCN2 (e.g., Ø.sub.1B and Ø.sub.2B) in the series form. Thus, the ripple can be smaller and the voltage conversion ration can be greater than ½ such that the efficiency is better.
[0041] References is made to
[0042]
[0043] It is assumed that a capacitance value of the fly capacitor C1 in
[0044] By splitting each of the switched-capacitor networks SCN1 and SCN2 in
[0045] The switched-capacitor network SCN2 has a similar structure, so it is not described herein again.
[0046] Reference is made to
[0047] The switched-capacitor power stage 710 is similar to the switched-capacitor power stage 400 in
[0048] The controller 720 is configured to generate control signals CS.sub.H1, CS.sub.L1, CS.sub.H2, CS.sub.L2, CS.sub.H3, CS.sub.L3 and the enable signals EN[3:0] according to the output voltage VOUT at the output terminal OUT, a reference voltage V.sub.REF1, and a reference voltage V.sub.REF2.
[0049] As illustrated in
[0050] The pulse control loop circuit 721 receives the transition voltage VDD.sub.SC from the switched-capacitor power stage 710. The pulse control loop circuit 721 can generate the control signals control signals CS.sub.H1, CS.sub.L1, CS.sub.H2, CS.sub.L2, CS.sub.H3, CS.sub.L3 according to the transition voltage VDD.sub.SC and the reference voltage V.sub.REF1.
[0051] The driver DR1 in the sub-power stage P1 can receive the control signals CS.sub.H1, CS.sub.L1, and output the control signals CS.sub.H1, CS.sub.L1 to control the high switches S.sub.H1 and the low switch S.sub.L1 in the sub-power stage P1 respectively. By adjusting duties of the control signals CS.sub.H1, CS.sub.L1 to turn on or turn off the high switches S.sub.H1 and the low switch S.sub.L1, the transition voltage VDD.sub.SC can have an appropriate value with respective to the output voltage V.sub.OUT.
[0052] The frequency control loop circuit 722 and the output capacitor C.sub.OUT are coupled to the output terminal OUT. The frequency control loop circuit 722 can generate the enable signals EN[3:0] according to the output voltage V.sub.OUT and the reference voltage V.sub.REF2.
[0053] As illustrated in
[0054] The operation amplifier 7221 generates a comparison signal V.sub.C according to the output voltage V.sub.OUT and the reference voltage V.sub.REF2. The voltage-controlled oscillator 7222 generates a frequency clock signal F.sub.CLK according to the comparison signal V.sub.C. The comparison signal V.sub.C is associated with the output voltage V.sub.OUT. When the output voltage V.sub.OUT is too low, the frequency (e.g., the frequency clock signal F.sub.CLK) generated by the voltage-controlled oscillator 7222 is higher to prevent the circuit with smaller capacitors from breakdown. Explained in another way, the frequency clock signal F.sub.CLK can vary according to the load of the circuit to increase the efficiency (e.g., switching frequency of the switches can be controlled to be lower in the light load mode). The phase divider 7223 generates the phase signals V.sub.PHASE1-V.sub.PHASE3 according to the frequency clock signal F.sub.CLK and outputs the phase signals V.sub.PHASE1-V.sub.PHASE3 to the pulse control loop circuit 721. The counter 7224 generates counting signals CNT[3:0] according to the frequency clock signal F.sub.CLK. The finite state machine circuit 7225 generates the enable signals EN[3:0] according to the counting signals CNT[3:0] and a reset signal RST.
[0055] Based on descriptions above, the driver DR1 receives the control signals CS.sub.H1, CS.sub.L1 from the pulse control loop circuit 721 and receives the enable signals EN[3:0] from the frequency control loop circuit 722. The driver DR1 generates gate signals CS.sub.1,K[3:0] and CS.sub.2,K[3:0] according to the control signals CS.sub.H1, CS.sub.L1 and the enable signals EN[3:0]. The gate signals CS.sub.1,K[3:0] is configured to control the switches S.sub.1,1[3:0], S.sub.1,2[3:0], S.sub.1,3[3:0], S.sub.1,4[3:0] in the switched-capacitor network SCN1 (e.g., the gate signals CS.sub.1,1[3:0] controls the switches S.sub.1,1[3:0] respectively), and the gate signals CS.sub.2,K[3:0] is configured to control the switches in the switched-capacitor network SCN2.
[0056] Operations of the drivers in the sub-power stages P2-P3 are similar to the driver DR1 in the sub-power stage P1, so they are not described herein again.
[0057] As described above, the switched-capacitor power stage 710 is designed with multiple sub-power stages P1-P3 for reducing ripple and frequency. However, there is a mismatch issue among the three inductors L.sub.BOND in the sub-power stages P1-P3. For example, under a condition that the high switches and the low switches in the sub-power stages P1-P3 are tuned on for the same time, the sub-power stage with a smaller inductance would acquire more power and the ripple at the output terminal OUT would increase. On the contrary, the sub-power stage with a larger inductance would acquire less power. The mismatch calibration circuit 7212 can be used to prevent the mismatch issue.
[0058] Reference is made to
[0059] The mismatch calibration circuit 7212 can extend the turned-on time of the switches in the sub-power stage with a larger inductance (e.g., the sub-power stage P3), and shorten the turned-on time of the switches in the sub-power stage with a smaller inductance (e.g., the sub-power stage P2) to prevent the aforementioned mismatch issue.
[0060] As illustrated in
[0061] Reference is made to
[0062] The operation amplifier 7221A is similar to the operation amplifier 7221 in
[0063] Based on the descriptions above, in the present disclosure, the switching loss, the conduction loss, and the ripple are smaller, and the voltage conversion ratio is larger. Hence, the efficiency of the present disclosure is better.
[0064] Although the present disclosure has been described in considerable detail with reference to certain embodiments thereof, other embodiments are possible. Therefore, the spirit and scope of the appended claims should not be limited to the description of the embodiments contained herein. It will be apparent to those skilled in the art that various modifications and variations can be made to the structure of the present disclosure without departing from the scope or spirit of the disclosure. In view of the foregoing, it is intended that the present disclosure cover modifications and variations of this disclosure provided they fall within the scope of the following claims.