PACKAGING SUBSTRATE FOR SEMICONDUCTOR DEVICES, CORRESPONDING DEVICE AND METHOD
20170133307 ยท 2017-05-11
Assignee
Inventors
Cpc classification
H05K3/4015
ELECTRICITY
H05K2201/09409
ELECTRICITY
H01L2924/00014
ELECTRICITY
H05K2203/308
ELECTRICITY
H05K2201/09945
ELECTRICITY
H05K3/4046
ELECTRICITY
H05K2203/1476
ELECTRICITY
H05K2203/1461
ELECTRICITY
H01L2224/48106
ELECTRICITY
H05K1/0287
ELECTRICITY
H01L2924/00014
ELECTRICITY
H05K3/205
ELECTRICITY
H05K2203/0369
ELECTRICITY
H01L21/486
ELECTRICITY
H05K1/0295
ELECTRICITY
H01L21/4832
ELECTRICITY
H05K1/0289
ELECTRICITY
H01L2224/32225
ELECTRICITY
H05K2203/143
ELECTRICITY
H05K2203/0361
ELECTRICITY
H05K2203/1189
ELECTRICITY
H01L24/73
ELECTRICITY
H05K3/107
ELECTRICITY
H01L21/4846
ELECTRICITY
H05K2203/0338
ELECTRICITY
International classification
H01L23/498
ELECTRICITY
H01L21/48
ELECTRICITY
Abstract
A substrate for mounting a semiconductor device includes an insulating layer having first and second opposed surfaces defining a thickness. First and second electrically conductive lands are included in the insulating layer. The first electrically conductive lands extend through the whole thickness of the insulating layer and are exposed on both the first and second opposed surfaces. The second electrically conductive lands have a thickness less than the thickness of the insulating layer and are exposed only at the first surface. Electrically conductive lines at the first surface of the insulating layer couple certain ones of the first electrically conductive lands with certain ones of the second electrically conductive lands. The semiconductor device is mounted to the first surface of the insulating layer. Wire bonding may be used to electrically coupling the semiconductor device to certain ones of the first and second lands.
Claims
1. A substrate for mounting semiconductor devices, comprising: an electrically insulating layer having first and second opposed surfaces, the electrically insulating layer having a thickness between said first and second opposed surfaces, the substrate including first and second electrically conductive lands in said electrically insulating layer, wherein: said first lands extend through a whole thickness of said electrically insulating layer and are exposed on both the first and second opposed surfaces of the electrically insulating layer, and said second lands have a thickness less than the thickness of the electrically insulating layer and are exposed only at the first surface of the electrically insulating layer.
2. The substrate of claim 1, wherein said first lands and said second lands are exposed to said first surface of the electrically insulating layer flush therewith.
3. The substrate of claim 1, wherein said first lands include contact pads at said second surface of the electrically insulating layer.
4. The substrate of claim 1, further including electrically conductive lines at the first surface of the electrically insulating layer coupling selected ones of said first lands with selected ones of said second lands.
5. The substrate of claim 4, wherein said electrically conductive lines include printed lines.
6. The substrate of claim 4, wherein said electrically conductive lines include ink jet printed lines.
7. A semiconductor device, including: a substrate including an electrically insulating layer having first and second opposed surfaces, the electrically insulating layer having a thickness between said first and second opposed surfaces, the substrate including first and second electrically conductive lands in said electrically insulating layer, wherein: said first lands extend through a whole thickness of said electrically insulating layer and are exposed on both the first and second opposed surfaces of the electrically insulating layer, and said second lands have a thickness less than the thickness of the electrically insulating layer and are exposed only at the first surface of the electrically insulating layer; at least one semiconductor die mounted on said first surface of the electrically insulating layer, and wire bonding electrically coupling said at least one semiconductor die with selected ones of said first and second lands.
8. The semiconductor device of claim 7, wherein said first lands and said second lands are exposed to said first surface of the electrically insulating layer flush therewith.
9. The semiconductor device of claim 7, wherein said first lands include contact pads at said second surface of the electrically insulating layer.
10. The semiconductor device of claim 7, further including electrically conductive lines at the first surface of the electrically insulating layer coupling selected ones of said first lands with selected ones of said second lands.
11. The semiconductor device of claim 10, wherein said electrically conductive lines include printed lines.
12. The semiconductor device of claim 10, wherein said electrically conductive lines include ink jet printed lines.
13. A method, comprising: etching a first surface of an electrically conductive laminar carrier to produce raised portions corresponding to locations of first lands and produce a recessed surface, further etching said recessed surface of said laminar carrier to produce indented portions between raised portion corresponding to locations of second lands, molding onto said first surface of said laminar carrier an electrically insulating molding material that penetrates into said indented portions and covers said recessed surface of said laminar carrier at said raised portions, and removing said electrically conductive laminar carrier at a second surface opposite the first surface to expose the molding compound which penetrated into said indented portions.
14. The method of claim 13, wherein removing comprises reducing a thickness of the laminar carrier from the second surface.
15. A method, comprising: growing first and second electrically conductive formations on a first surface of a sacrificial carrier layer, wherein said first electrically conductive formations correspond to locations of first lands, and wherein said second electrically conductive formations correspond to locations of seconds lands, applying a mask material on said first surface of said sacrificial carrier layer to penetrate into indented portions between said second electrically conductive formations and further covers said second electrically conductive formations while leaving said first electrically conductive formations uncovered, further growing electrically conductive material onto said uncovered first electrically conductive formations, molding onto said first surface of said sacrificial carrier layer an electrically insulating molding material that fills space between the further grown electrically conductive material, and removing the sacrificial carrier layer.
Description
BRIEF DESCRIPTION OF THE DRAWINGS
[0014] One or more embodiments will now be described, by way of example only, with reference to the annexed figures, wherein:
[0015]
[0016]
[0017]
[0018]
[0019]
[0020] It will be appreciated that for the sake of simplicity of representation the various figures may not be drawn to a same scale.
DETAILED DESCRIPTION
[0021] In the ensuing description, one or more specific details are illustrated, aimed at providing an in-depth understanding of examples of embodiments. The embodiments may be obtained without one or more of the specific details, or with other methods, components, materials, etc. In other cases, known structures, materials, or operations are not illustrated or described in detail so that certain aspects of embodiments will not be obscured.
[0022] Reference to an embodiment or one embodiment in the framework of the present description is intended to indicate that a particular configuration, structure, or characteristic described in relation to the embodiment is comprised in at least one embodiment. Hence, phrases such as in an embodiment or in one embodiment that may be present in one or more points of the present description do not necessarily refer to one and the same embodiment. Moreover, particular conformations, structures, or characteristics may be combined in any adequate way in one or more embodiments.
[0023] The references used herein are provided merely for convenience and hence do not define the extent of protection or the scope of the embodiments.
[0024] One or more embodiments may take advantage of the availability of metal ink printers (e.g. aerosol ink jet printers).
[0025] In the area of electronics these printers are primarily used to produce metal tracks (that is, conductive lines) on substrates such as e.g. printed circuit boardsPCBs.
[0026] Aerosol jet systems may reliably produce ultra-fine feature circuitry beyond the capabilities of e.g. thick-film and ink jet processes. For instance, many materials can be written with a resolution of down to 20 m, with a total length of each interconnect of e.g. 1.5 mm with a throughput for a single nozzle reaching up to 5,000 interconnects per hour. An aerosol jet print head is highly scalable and may support e.g. 2, 3, 5, or more nozzles at a time, pitch dependent, enabling throughputs as high as 25,000 interconnects per hour or more.
[0027] Just by way of example, materials adapted to be printed may include metals (e.g. gold, platinum, silver, nickel, copper, aluminum), resistive ink materials (e.g. carbon, ruthenate), non-metallic conductors (e.g. single wall carbon nanotubes, multi wall carbon nanotubes, PEDOT:PSS), dielectrics and adhesive materials (e.g. polyimide, polyvinylpyrrolidone (PVP), Teon AF, SU-8 Adhesives, opaque coatings, UV adhesives UV acrylics), semiconductors (e.g. organic semiconductors), solvents, acids and bases, photo- and etch-resists, DNA, proteins, enzymes.
[0028] The diagrams of
[0031] The sequence of steps a) to e) of
[0037] As a result, the plated surfaces 124 of the raised portions 122 will format the first lands 12ae.g. an array of substrate pads (e.g. plated pads) 124 at one (here lower) surface or side of the resulting substrate, while the remainder portions of the carrier 120 selectively covered by the resist layer 122b (see portion c) of
[0038] Technologies and apparatus for use in performing each of the steps a) to e) of
[0039] The sequence of steps a) to f) of
[0045] As a result, the plated surfaces 124 of the raised portions 122 will format the first lands 12ae.g. an array of substrate pads (e.g. plated pads) 124 at one (here lower) surface or side of the resulting substrate, while the second lands 12b at the other (here upper) surface of the resulting substrate will form a e.g. matrix array of bonding pads mutually isolated by the compound 14 penetrated into the indented portions therebetween.
[0046] A final step f) of top surface finishing may then be performed as schematically indicated at 224. It will be understood that a same top surface finishing step may be performed after the step e) of
[0047] Here again, technologies and apparatus for use in performing each of the steps a) to f) of
[0048] In one or more embodiments, both processes as exemplified in
[0051] In one or more embodiments, the first lands 12a and the second lands 12b may be exposed to the first surface of the electrically insulating layer 14 flush therewith: see e.g.
[0052] In one or more embodiments, the first lands 12a may include contact pads 124 at the second surface of the electrically insulating layer 14.
[0053] In one or more embodiments as exemplified in
[0058] In one or more embodiments as exemplified in
[0064] Whatever the approach adopted, in one or more embodiments, the structures obtained as a result of the steps exemplified in
[0065] It will be appreciated that, in order to highlight the intrinsic flexibility of one or more embodiments, step c) of
[0066] One or more embodiments may thus include electrically conductive lines 20 at the first (e.g. upper) surface of the electrically insulating layer 14 for coupling selected ones of the first lands 12a with selected ones of the second lands 12b.
[0067] One or more embodiments may thus provide a semiconductor device including a substrate as exemplified herein, with one or more semiconductor dice IC on the first surface of the electrically insulating layer 14, wire bonding 22 being provided for electrically coupling the semiconductor die/dice IC with selected ones of the first lands 12a and/or second lands 12b.
[0068] In one or more embodiments, ink printed tracks or lines 20 may have a width of 50-100 micron (50-100.10.sup.6 m) with multi-layer thickness of 10-20 micron (10-20.10.sup.6 m), e.g. for those applications where lower resistivity may be desirable for a specific I/O, with a wire adapted to bridge from different pads (with proper dimensions).
[0069]
[0070]
[0071] One or more embodiments as exemplified herein may thus offer one or more of the following advantages: [0072] a same substrate/lead frame may be used for different dice with specific size and a wider range of I/O connections; [0073] flexibility of use; [0074] rapid sampling for testing and prototyping; [0075] routing according to specific requirements is facilitated; and [0076] ball-grid array (BGA) design can be elaborated also on lead frame (LF) packages.
[0077] Without prejudice to the underlying principles, the details and embodiments may vary, even significantly, with respect to what has been described by way of example only without departing from the extent of protection.
[0078] The extent of protection is defined by the annexed claims.