HOLLOW-CAVITY FLIP-CHIP PACKAGE WITH REINFORCED INTERCONNECTS AND PROCESS FOR MAKING THE SAME
20170110434 ยท 2017-04-20
Inventors
Cpc classification
H01L2224/81355
ELECTRICITY
H01L2224/81395
ELECTRICITY
H01L2924/00014
ELECTRICITY
H01L2224/131
ELECTRICITY
H01L2224/81191
ELECTRICITY
H01L2224/13564
ELECTRICITY
H01L2224/81905
ELECTRICITY
H01L2224/17106
ELECTRICITY
H01L2924/00014
ELECTRICITY
H01L2224/13566
ELECTRICITY
H01L2224/131
ELECTRICITY
H01L2224/1369
ELECTRICITY
H01L23/3185
ELECTRICITY
H01L2224/81905
ELECTRICITY
H01L2224/81375
ELECTRICITY
H01L2224/16227
ELECTRICITY
International classification
Abstract
The present disclosure relates to a flip-chip package with a hollow-cavity and reinforced interconnects, and a process for making the same. The disclosed flip-chip package includes a substrate, a reinforcement layer over an upper surface of the substrate, a flip-chip die attached to the upper surface of the substrate by interconnects through the reinforcement layer, an air cavity formed between the substrate and the flip-chip die, and a protective layer encapsulating the flip-chip die and defining a perimeter of the air cavity. Herein, a first portion of each interconnect is encapsulated by the reinforcement layer and a second portion of each interconnect is exposed to the air cavity. The reinforcement layer provides reinforcement to each interconnect.
Claims
1. An apparatus comprising: a substrate having an upper surface with a plurality of substrate I/O pads; a reinforcement layer over the upper surface of the substrate; a flip-chip die having a die body and a plurality of interconnects extending outward from a bottom surface of the die body, wherein each of the plurality of interconnects connects to a corresponding one of the plurality of substrate I/O pads through the reinforcement layer and at least one portion of the reinforcement layer encapsulates a first portion of each of the plurality of interconnects; an air cavity formed between the bottom surface of the die body and the upper surface of the substrate; and a protective layer extending over a top surface of the die body, down side surfaces of the die body, and toward the upper surface of the substrate to define a perimeter of the air cavity, wherein a second portion of each of the plurality of interconnects is exposed to the air cavity.
2. The apparatus of claim 1 wherein a thickness of the reinforcement layer is between 5 m and 50 m.
3. The apparatus of claim 1 wherein a height of each of the plurality of interconnects is between 20 m and 125 m.
4. The apparatus of claim 1 wherein each of the plurality of interconnects comprises a solder joint and a pillar extending outward from the bottom surface of the die body to the solder joint, wherein the solder joint is connected to the corresponding one of the plurality of substrate I/O pads.
5. The apparatus of claim 4 wherein a height of the solder joint is between 5 m and 25 m.
6. The apparatus of claim 4 wherein a height of the pillar is between 10 m and 100 m.
7. The apparatus of claim 4 wherein the solder joint of each of the plurality of interconnects is encapsulated by the at least one portion of the reinforcement layer.
8. The apparatus of claim 4 wherein a first portion of the pillar of each of the plurality of interconnects is encapsulated by the at least one portion of the reinforcement layer and a second portion of the pillar of each of the plurality of interconnects is exposed to the air cavity.
9. The apparatus of claim 8 wherein the first portion of the pillar encapsulated by the at least one portion of the reinforcement layer has a thickness of no more than 15 m.
10. The apparatus of claim 8 wherein the second portion of the pillar exposed to the air cavity is between 60% and 80% of each of the plurality of interconnects.
11. The apparatus of claim 1 wherein the protective layer extends to the upper surface of the substrate and covers a portion of the upper surface of the substrate.
12. The apparatus of claim 1 wherein the protective layer extends to the reinforcement layer and covers a portion of the reinforcement layer.
13. The apparatus of claim 1 wherein the at least one portion of the reinforcement layer encapsulating the first portion of each of the plurality of interconnects is a contiguous section.
14. The apparatus of claim 13 wherein the contiguous section of the reinforcement layer extends along the upper surface of the substrate outside of the perimeter of the air cavity.
15. The apparatus of claim 13 wherein the contiguous section of the reinforcement layer does not extend outside of an area on the upper surface of the substrate that is underneath the die body.
16. The apparatus of claim 1 wherein the at least one portion of the reinforcement layer encapsulating the first portion of each of the plurality of interconnects includes a plurality of separate sections, wherein each of the plurality of separate sections encapsulates a corresponding first portion of each of the plurality of interconnects.
17. A method comprising: providing a substrate having an upper surface with a plurality of substrate I/O pads; providing a flip-chip die having a die body and a plurality of interconnects, wherein each of the plurality of interconnects comprises a solder cap and a pillar extending outward from a bottom surface of the die body to the solder cap; applying a reinforcement material to the upper surface of the substrate; placing the flip-chip die onto the upper surface of the substrate, wherein the solder cap of each of the plurality of interconnects is in contact with a corresponding one of the plurality of substrate I/O pads through the reinforcement material and an air cavity is formed between the bottom surface of the die body and the upper surface of the substrate; reflowing the solder cap of each of the plurality of interconnects within the reinforcement material to form a solder joint that is connected to the corresponding one of the plurality of substrate I/O pads; curing the reinforcement material to form a reinforcement layer; and forming a protective layer over a top surface of the die body, down side surfaces of the die body, and toward the upper surface of the substrate to define a perimeter of the air cavity, wherein a second portion of each of the plurality of interconnects is exposed to the air cavity.
18. The method of claim 17 wherein applying the reinforcement material to the upper surface of the substrate is provided by stencil printing.
19. The method of claim 17 wherein applying the reinforcement material to the upper surface of the substrate is provided by controlled spraying.
20. The method of claim 17 wherein applying the reinforcement material to the upper surface of the substrate is provided by pin-transfer.
21. The method of claim 17 wherein reflowing the solder cap of each of the plurality of interconnects and curing the reinforcement material are accomplished by one heating step.
22. The method of claim 17 wherein forming the protective layer is provided by sheet molding.
23. A method comprising: providing a substrate having an upper surface with a plurality of substrate I/O pads; providing a flip-chip die having a die body and a plurality of interconnects, wherein each of the plurality of interconnects comprises a solder cap and a pillar extending outward from a bottom surface of the die body to the solder cap; applying a reinforcement material to each of the plurality of interconnects to encapsulate the solder cap and a first portion of the pillar of each of the plurality of interconnects; placing the flip-chip die on the upper surface of the substrate, wherein the solder cap of each of the plurality of interconnects is in contact with a corresponding one of the plurality of substrate I/O pads and an air cavity is formed between the bottom surface of the die body and the upper surface of the substrate; reflowing the solder cap of each of the plurality of interconnects to form a solder joint that is connected to the corresponding one of the plurality of substrate I/O pads; curing the reinforcement material to form a reinforcement layer, wherein the reinforcement layer includes a plurality of separate sections and each of the plurality of separate sections encapsulates a corresponding solder joint and a corresponding first portion of the pillar of each interconnect; and forming a protective layer over a top surface of the die body, down side surfaces of the die body, and toward the upper surface of the substrate to define a perimeter of the air cavity, wherein a second portion of the pillar of each of the plurality of interconnects is exposed to the air cavity.
24. The method of claim 23 wherein applying the reinforcement material to each of the plurality of interconnects is provided by dipping each end of the plurality of interconnects in a reinforcement material tray.
25. The method of claim 23 wherein reflowing the solder cap of each of the plurality of interconnects and curing the reinforcement material are accomplished by one heating step.
26. The method of claim 23 wherein forming the protective layer is provided by sheet molding.
Description
BRIEF DESCRIPTION OF THE DRAWINGS
[0010] The accompanying drawings incorporated in and forming a part of this specification illustrate several aspects of the disclosure, and together with the description serve to explain the principles of the disclosure.
[0011]
[0012]
[0013]
DETAILED DESCRIPTION
[0014] The embodiments set forth below represent the necessary information to enable those skilled in the art to practice the disclosure and illustrate the best mode of practicing the embodiments. Upon reading the following description in light of the accompanying drawings, those skilled in the art will understand the concepts of the disclosure and will recognize applications of these concepts not particularly addressed herein. It should be understood that these concepts and applications fall within the scope of the disclosure and the accompanying claims.
[0015] It will be understood that, although the terms first, second, etc. may be used herein to describe various elements, these elements should not be limited by these terms. These terms are only used to distinguish one element from another. For example, a first element could be termed a second element, and, similarly, a second element could be termed a first element, without departing from the scope of the present disclosure. As used herein, the term and/or includes any and all combinations of one or more of the associated listed items.
[0016] It will be understood that when an element such as a layer, region, or substrate is referred to as being on or extending onto another element, it can be directly on or extend directly onto the other element or intervening elements may also be present. In contrast, when an element is referred to as being directly on or extending directly onto another element, there are no intervening elements present. Likewise, it will be understood that when an element such as a layer, region, or substrate is referred to as being over or extending over another element, it can be directly over or extend directly over the other element or intervening elements may also be present. In contrast, when an element is referred to as being directly over or extending directly over another element, there are no intervening elements present. It will also be understood that when an element is referred to as being connected or coupled to another element, it can be directly connected or coupled to the other element or intervening elements may be present. In contrast, when an element is referred to as being directly connected or directly coupled to another element, there are no intervening elements present.
[0017] Relative terms such as below or above or upper or lower or horizontal or vertical may be used herein to describe a relationship of one element, layer, or region to another element, layer, or region as illustrated in the Figures. It will be understood that these terms and those discussed above are intended to encompass different orientations of the device in addition to the orientation depicted in the Figures.
[0018] The terminology used herein is for the purpose of describing particular embodiments only and is not intended to be limiting of the disclosure. As used herein, the singular forms a, an, and the are intended to include the plural forms as well, unless the context clearly indicates otherwise. It will be further understood that the terms comprises, comprising, includes, and/or including when used herein specify the presence of stated features, integers, steps, operations, elements, and/or components, but do not preclude the presence or addition of one or more other features, integers, steps, operations, elements, components, and/or groups thereof.
[0019] Unless otherwise defined, all terms (including technical and scientific terms) used herein have the same meaning as commonly understood by one of ordinary skill in the art to which this disclosure belongs. It will be further understood that terms used herein should be interpreted as having a meaning that is consistent with their meaning in the context of this specification and the relevant art and will not be interpreted in an idealized or overly formal sense unless expressly so defined herein.
[0020]
[0021] The flip-chip package 10 also includes a flip-chip die 18. For the purpose of this illustration, there is only one flip-chip die 18 included in the flip-chip package 10. In different applications, the flip-chip package 10 may include multiple flip-chip dice. The flip-chip die 18 has a die body 20 and a number of interconnects 22 extending outward from a bottom surface of the die body 20. Each interconnect 22 is connected to a corresponding one of substrate I/O pads 14 through the reinforcement layer 16. A height of each interconnect 22 is the same, between 20 m and 125 m.
[0022] In detail, each interconnect 22 includes a solder joint 24 and a pillar 26 extending outward from the bottom surface of the die body 20 to the solder joint 24. The solder joint 24 is connected to the corresponding one of substrate I/O pads 14 within the reinforcement layer 16. The solder joint 24 may be formed of tin, tin-silver, or tin-silver-copper and the pillar 26 may be formed of copper. A height of the solder joint 24 is between 5 m and 25 m and a height of the pillar 26 is between 10 m and 100 m. Herein, the solder joint 24 and a first portion of the pillar 26 of each interconnect 22 are encapsulated by at least one portion of the reinforcement layer 16. The first portion of the pillar 26 encapsulated by the reinforcement layer 16 has a thickness of no more than 15 m. The reinforcement layer 16 provides superior reinforcement to each interconnect 22 and resists the solder joint 24 from cracking due to stresses from CTE mismatch.
[0023] An air cavity 28 formed between the bottom surface of the die body 20 and the upper surface of the substrate 12 is also included in the flip-chip package 10. A second portion of the pillar 26 of each interconnect 22 is exposed to the air cavity 28. The exposed second portion of the pillar 26 is typically 60%-80% of each interconnect 22, but other ratios are possible. Non-encapsulation of a major portion of each interconnect 22 is typically beneficial for electronic performance of the flip-chip die 18, especially for high-frequency performance. Because the reinforcement layer 16 encapsulates a minor portion of each interconnect 22, the reinforcement layer 16 has low impact to electrical signals propagating from the flip-chip die 18 to the substrate 12 and vice-versa.
[0024] In addition, the flip-chip package 10 further includes a protective layer 30. The protective layer 30 extends over a top surface of the die body 20, down side surfaces of the die body 20, and toward the upper surface of the substrate 12 to define a perimeter of the air cavity 28. In this flip-chip package 10, the at least one portion of the reinforcement layer 16, which encapsulates the solder joint 24 and a first portion of the pillar 26 of each interconnect 22, is a contiguous section and extends along the upper surface of the substrate 12 and outside of the perimeter of the air cavity 28. Herein, the protective layer 30 extends to the reinforcement layer 16 and covers a portion of the reinforcement layer 16 to encapsulate the flip-chip die 18. The protective layer 30 may be formed of epoxy, resin, or epoxy resin, with a thickness typically between 25 m and 500 m. The protective layer 30 protects the flip-chip die 18 against damage from the outside environment without significantly increasing the size of the flip-chip package 10.
[0025] It will be obvious to those skilled in the art that it is also possible that the at least one portion of the reinforcement layer 16, which encapsulates the solder joint 24 and a first portion of the pillar 26 of each interconnect 22, is a contiguous section and does not extend outside of an area on the upper surface of the substrate 12 that is underneath the die body 20. The protective layer 30 extends directly to the upper surface of the substrate 12 and covers a portion of the upper surface of the substrate 12 to encapsulate the flip-chip die 18, as shown in
[0026] In another embodiment, as shown in
[0027]
[0028] Initially, a substrate 12 having an upper surface with a number of substrate I/O pads 14 is provided as depicted in
[0029] Next, a flip-chip die 18 is attached to the substrate 12 as depicted in
[0030] In detail, the attaching process between the flip-chip die 18 and the substrate 12 begins with placing the solder cap 24 of each interconnect 22 in contact with a corresponding one of the substrate I/O pads 14 through the reinforcement material 16 as depicted in
[0031] Then, reflowing the solder cap 24 of each interconnect 22 within the reinforcement material 16 is followed as depicted in
[0032] Finally, a protective layer 30 is formed over a top surface of the die body 20, down side surfaces of the die body 20, and toward the upper surface of the substrate 12 to define a perimeter of the air cavity 28 as depicted in
[0033]
[0034] Initially, a flip-chip die 18 having a die body 20 and a number of interconnects 22 extending outward from a bottom surface of the die body 20 is provided as depicted in
[0035] Next, a reinforcement material 16 is applied to each interconnect 22 as depicted in
[0036] The flip-chip die 18 is then placed onto an upper surface of a substrate 12 as depicted in
[0037] Then, reflowing the solder cap 24 of each interconnect 22 is followed as depicted in
[0038] Finally, a protective layer 30 is formed over a top surface of the die body 20, down side surfaces of the die body 20, and toward the upper surface of the substrate 12 to define a perimeter of the air cavity 28 as depicted in
[0039] Those skilled in the art will recognize improvements and modifications to the embodiments of the present disclosure. All such improvements and modifications are considered within the scope of the concepts disclosed herein and the claims that follow.