INTEGRATED CIRCUIT WITH DUAL STRESS LINER BOUNDARY
20170084598 ยท 2017-03-23
Inventors
Cpc classification
H10D89/00
ELECTRICITY
H10D30/792
ELECTRICITY
International classification
H01L27/02
ELECTRICITY
Abstract
An integrated circuit with DSL borders perpendicular to the transistor gates primarily inside the nwell and with DSL borders parallel to the transistor gates primarily outside the nwell. A method for forming an integrated circuit with DSL borders perpendicular to the transistor gates primarily inside the nwell and with DSL borders parallel to the transistor gates primarily outside the nwell.
Claims
1. An integrated circuit, comprising: a substrate including an nwell surrounded by an nwell perimeter, a p-doped region in the nwell, and an n-doped region outside of the nwell; a compressive contact etch stop layer formed over the p-doped region; and a tensile contact etch stop layer formed over the n-doped region, the tensile contact etch stop layer patterned with the compressive contact etch stop layer to define: a perpendicular dual stress liner (DSL) border aligned within the nwell parameter; and a parallel DSL border aligned between the p-doped region and n-doped region and outside of the nwell perimeter.
2. The integrated circuit of claim 1, further comprising: a PMOS transistor formed in the p-doped region, the PMOS transistor have a gate electrode perpendicular to the perpendicular DSL border and parallel to the parallel DSL border.
3. The integrated circuit of claim 1, wherein the perpendicular DSL border is positioned between 75 nm and 300 nm away from the p-doped region.
4. The integrated circuit of claim 1, wherein the perpendicular DSL border is about 100 nm away from the p-doped region.
5. The integrated circuit of claim 1, wherein the parallel DSL border is positioned greater than 200 nm away from the p-doped region.
6. The integrated circuit of claim 1, wherein the perpendicular DSL border is positioned approximately halfway between the nwell parameter and the p-doped region.
7. The integrated circuit of claim 1, wherein the parallel DSL border is positioned approximately halfway between the nwell parameter and the n-doped region.
8. An integrated circuit, comprising: a substrate including: an nwell surrounded by an nwell perimeter; a p-doped region in the nwell; and an n-doped region outside of the nwell; and a tensile contact etch stop layer formed over the n-doped region and patterned with an opening defined by: a perpendicular stress liner border aligned within the nwell parameter; and a parallel stress liner border aligned between the p-doped region and n-doped region and outside of the nwell perimeter.
9. The integrated circuit of claim 8, further comprising: a PMOS transistor formed in the p-doped region, the PMOS transistor have a gate electrode perpendicular to the perpendicular stress liner border and parallel to the parallel stress liner border.
10. The integrated circuit of claim 8, wherein the perpendicular stress liner border is positioned between 75 nm and 300 nm away from the p-doped region.
11. The integrated circuit of claim 8, wherein the perpendicular stress liner border is about 100 nm away from the p-doped region.
12. The integrated circuit of claim 8, wherein the parallel stress liner border is positioned greater than 200 nm away from the p-doped region.
13. The integrated circuit of claim 8, wherein the perpendicular stress liner border is positioned approximately halfway between the nwell parameter and the p-doped region.
14. The integrated circuit of claim 8, wherein the parallel stress liner border is positioned approximately halfway between the nwell parameter and the n-doped region.
15. An integrated circuit, comprising: a substrate including: an nwell surrounded by an nwell perimeter; a p-doped region in the nwell; and an n-doped region outside of the nwell; a compressive contact etch stop layer formed over the p-doped region and patterned to define a border having: a perpendicular stress liner aligned within the nwell parameter; and a parallel stress liner aligned between the p-doped region and n-doped region and outside of the nwell perimeter.
16. The integrated circuit of claim 15, further comprising: a PMOS transistor formed in the p-doped region, the PMOS transistor have a gate electrode perpendicular to the perpendicular stress liner and parallel to the parallel stress liner.
17. The integrated circuit of claim 15, wherein the perpendicular stress liner is positioned between 75 nm and 300 nm away from the p-doped region.
18. The integrated circuit of claim 15, wherein the perpendicular stress liner is about 100 nm away from the p-doped region.
19. The integrated circuit of claim 15, wherein the parallel stress liner is positioned greater than 200 nm away from the p-doped region.
20. The integrated circuit of claim 15, wherein the perpendicular stress liner is positioned approximately halfway between the nwell parameter and the p-doped region.
21. The integrated circuit of claim 15, wherein the parallel stress liner is positioned approximately halfway between the nwell parameter and the n-doped region.
Description
BRIEF DESCRIPTION OF THE DRAWINGS
[0009]
[0010]
[0011]
[0012]
DETAILED DESCRIPTION
[0013] The present disclosure is described with reference to the attached figures, wherein like reference numerals are used throughout the figures to designate similar or equivalent elements. The figures are not drawn to scale and they are provided merely to illustrate the disclosure. Several aspects of the disclosure are described below with reference to example applications for illustration. It should be understood that numerous specific details, relationships, and methods are set forth to provide an understanding of the disclosure. One skilled in the relevant art, however, will readily recognize that the disclosure can be practiced without one or more of the specific details or with other methods. In other instances, well-known structures or operations are not shown in detail to avoid obscuring the disclosure. The present disclosure is not limited by the illustrated ordering of acts or events, as some acts may occur in different orders and/or concurrently with other acts or events. Furthermore, not all illustrated acts or events are required to implement a methodology in accordance with the present disclosure.
[0014] Dual stress liner (DSL) technology has been developed to deposit a compressive contact etch stop layer over the PMOS to enhance hole mobility and to deposit a tensile contact etch stop layer over the NMOS to enhance electron mobility. The compressive and tensile etch stop layers are typically formed using a PECVD silicon nitride film 20 nm to 50 nm thick. Deposition conditions may be varied to deposit either a highly compressive or a highly tensile stress silicon nitride film. Typically a compressive contact etch stop layer is deposited over the entire wafer and patterned and etched away from the NMOS transistor regions followed by deposition of a tensile contact etch stop layer over the entire wafer which is then patterned and etched away from the PMOS transistor regions.
[0015] A boundary is formed where the borders of the compressive and tensile etch stop layers meet (DSL border). Typically an overlap region is formed at the DSL border where a strip of tensile contact etch stop layer overlies the border of the compressive contact etch stop layer. (In some process flows, the tensile etch stop layer may be deposited first in which case a strip of compressive contact etch stop layer would overlie the border of the tensile contact etch stop layer.) The distance of the DSL border from the PMOS active area perpendicular to the PMOS transistor gate has been found to change PMOS transistor characteristics. While hole mobility is enhanced by compressive stress applied parallel to the current flow, hole mobility is retarded by compressive stress and enhanced by tensile stress applied perpendicular to the current flow. Moving the DSL border that is perpendicular to the PMOS gate closer to the PMOS active area may enhance hole mobility by reducing the compressive stress applied perpendicular to the current flow.
[0016] Experimental data shows that moving the DSL border closer to the p-active of the PMOS transistor increases PMOS drive current until the spacing of the DSL border to the p-active reaches approximately 100 nm. As the spacing gets smaller the PMOS drive current decreases. Experimental data also shows that the drive current of an adjacent NMOS transistor may be improved by moving the DSL border away from the n-active.
[0017] Adjacent vertically spaced NMOS and PMOS transistors are shown in
TABLE-US-00001 TABLE 2 NMOS DSL border to N-active percent drive space perpendicular to gate current gain 50 nm 12 100 nm 11 150 nm 10 200 nm 9.2 250 nm 8.6 300 nm 8.2 350 nm 7.6 400 nm 7.2 450 nm 6.8 500 nm 6.4 >5000 nm 0
TABLE-US-00002 TABLE 1 PMOS DSL border to P-active percent drive space perpendicular to gate current gain 50 nm 3 100 nm 8 150 nm 7 200 nm 6 250 nm 5 300 nm 4 350 nm 3 400 nm 2.5 450 nm 2 500 nm 1.5 5000 nm 0
[0018] TABLE 1 and TABLE 2 show the percent drive current gain of PMOS and NMOS transistors as a function of the distance of the DSL border 1014 from the p-active region 1002 and n-active region 1004 areas. In TABLE 1 as the DSL border gets closer to the p-active region, the percent current gain increases to a maximum of 8% at about 100 nm and then drops off to 3% at 50 nm. TABLE 2 shows that the NMOS transistor drive current is degraded by proximity of the DSL border. As the distance of the DSL border 1014 from the n-active region increases from 50 nm to 500 nm degradation to the NMOS transistor decreases from 12% to 6.4%. This data indicates it may be desirable to place the DSL border that is perpendicular to the gate closer to the p-active region than the n-active region. In a preferred embodiment the DSL border which is perpendicular to the gate is placed inside the nwell. In another preferred embodiment DSL border which is perpendicular to the gate is placed approximately 100 nm from the p-active region.
[0019]
TABLE-US-00003 TABLE 3 PMOS DSL border to P-active percent drive space parallel to gate current gain 50 nm 35 100 nm 33 150 nm 23 200 nm 15 250 nm 12.5 300 nm 11 350 nm 10 400 nm 9 450 nm 8 500 nm 7 >5000 nm 0
TABLE-US-00004 TABLE 4 NMOS DSL border to N-active percent drive space parallel to gate current gain 50 nm 5 100 nm 4 150 nm 3.75 200 nm 3.5 250 nm 3.25 300 nm 3 350 nm 2.75 400 nm 2.5 450 nm 2.25 500 nm 2 >5000 nm 0
[0020] TABLES 3 and 4 show the percentage change in PMOS and NMOS transistor drive current as a function of the distance that the DSL border parallel to the gate is to the p-active region 2002 and n-active region 2004. It can be seen in TABLE 3 that the PMOS drive current is severely degraded as the DSL border gets closer to the p-active region 2002. TABLE 4 shows the drive current of the NMOS transistor is less sensitive to changes in the proximity of the DSL border. As is evident from this data it may be desirable to place the DSL border that is parallel to the gate closer to the n-active region than the p-active region. In a preferred embodiment the DSL border parallel to the gate is placed outside the nwell. In another preferred embodiment the DSL border parallel to the gate 2014 is placed approximately half the distance between the nwell 2012 and the n-active region 2004.
[0021] The term Perpendicular DSL border refers to a DSL border which is perpendicular to a transistor gate.
[0022] The term Parallel DSL border refers to a DSL border which is parallel to a transistor gate.
[0023]
[0024] Parallel DSL borders, 3017 and 3019, are placed a distance d3 3024 and d4 3022 outside the nwell boundary 3014. The distances d3 3024 and d4 3022 may be approximately half the distance between the nwell boundary 3014 and the n-active region of transistors 3008 and 3012. In an embodiment, the parallel DSL border lying is placed outside the nwell. In a preferred embodiment, the parallel DSL border may be placed approximately half the distance between the nwell boundary 3014 and the n-active region 3008 and 3012. Distances d3 3024 and d4 3022 may be defined by a parallel DSL border to nwell space design rule in which case d3 and d4 may be equal.
[0025]
[0026]
[0027] Likewise parallel DSL borders 4017 and 4019 are placed distances d19 4034 and d20 away from the outermost p-active areas that are in the nwell 4014. A parallel DSL border to p-active space design rule may specify distances d19 4034 and d20 4036 in which case d19 and d20 may be equal spaces. Alternatively a parallel DSL border to n-active space design rule may specify distances d21 4038 and d22 4040 in which case d21 and d22 may be equal. In a preferred embodiment, a parallel DSL border to n-active space design rule may be defined to move the parallel DSL border as far from the p-active region as possible. For example, if the n+ to p+ spacing (d20+d22) is less than 200 nm, d22 4040 may be set to 50 nm and if the n+ to p+ spacing (d20+d22) is greater than 200 nm, d22 4040 may be set to 100 nm.
[0028]
[0029] While various embodiments of the present disclosure have been described above, it should be understood that they have been presented by way of example only and not limitation. Numerous changes to the disclosed embodiments can be made in accordance with the disclosure herein without departing from the spirit or scope of the disclosure. Thus, the breadth and scope of the present disclosure should not be limited by any of the above described embodiments. Rather, the scope of the disclosure should be defined in accordance with the following claims and their equivalents.