Multi-Trench Semiconductor Devices

20170084703 ยท 2017-03-23

    Inventors

    Cpc classification

    International classification

    Abstract

    A MOSFET device or a rectifier device with improved RDSON and BV performance has a repetitive pattern of field plate trenches disposed in a semiconductor chip. The semiconductor chip comprises a doped epi-layer, in which the dopant concentration progressively decreases from the top of the chip surface towards the bottom of the chip. The doped epi-layer may comprises strata of epi-layers of different dopant concentrations and the field plate trenches each terminate at a predetermined point in the strata.

    Claims

    1. A device, comprising: a semiconductor chip with a repetitive pattern of field plate trenches of more than one depth disposed in the chip.

    2. The device of claim 1, in which the semiconductor chip further comprises a top surface and a doped epi-layer, of which the dopant concentration is highest at near the top surface and progressively less heavy away from the top surface;

    3. The device of claim 2, in which the epi-layer includes strata of epi-layers each having a different dopant concentration.

    4. The device of claim 3, in which the field plate trenches with the deepest depth partially terminate in the least heavily doped epi-layer of the strata.

    5. The device of claim 4, in which the trenches of a lesser depth terminate at the interface of two adjacent epi-layers.

    6. The device of claim 1, in which each field plate trench is adjacent to a field plate trench of a different depth.

    7. The device of claim 1, in which each field plate trench of the shallowest depth is adjacent to a field plate trench of the same depth.

    8. The device of claim 1, in which every other field plate trench is a field plate trench of the shallowest depth. (FIG. 4)

    9. The device of claim 1, in which the distance between two adjacent field plate trenches of the deepest depth is longer than or equal to the distance between two adjacent field plate trenches of equal but lesser depth.

    10. The device of claim 2, in which the strata of epi-layers have the same doping polarity.

    11. The device of claim 1, further comprising a repetitive pattern of gate structures of a MOSFET device or a rectifier device.

    12. The device of claim 11, in which each gate structure comprises a gate electrode disposed within a trench.

    13. The device of claim 12, in which the gate electrode is disposed within a field plate trench.

    14. The device of claim 13, further comprising a filed plate electrode within each field plate trench.

    15. The device of claim 14, in which the gate electrode and the field plate electrode in each field plate trench comprise doped polysilicon, and the gate electrode and the field plate electrode separated by a dielectric film.

    16. A method of making a device, comprising: providing a semiconductor chip having a top surface and a doped epi-layer parallel to the top surface with a dopant concentration that is heaviest at near the top surface and progressively less heavy away from the top surface; and forming in the chip a repetitive pattern of field plate trenches of more than one depth, and perpendicular to epi-layer.

    17. The method of claim 16, in which the epi-layer comprises strata of epi-layers of different dopant concentrations.

    18. The method of claim 17, in which the forming step comprises bottoming the deepest trenches in the least heavily doped epi-layer.

    19. The method of claim 17, in which the forming step comprises bottoming the lesser deep trenches at the interface (within +/30% of transition region) of two adjacent epi-layers.

    20. The method of claim 19, further comprising forming repetitive pattern of gate structures of a MOSFET device or a rectifier device.

    21. The method of claim 20, in which a portion of each gate structure is formed within a field plate trench.

    Description

    BRIEF DESCRIPTION OF THE DRAWINGS

    [0023] FIG. 1 depicts a cross section view of a partially completed device that embodies certain aspects of this invention.

    [0024] FIG. 2 depicts a cross section view of a partially completed device that embodies certain aspects of this invention.

    [0025] FIGS. 3 and 3A depict a cross section view of a partially completed device that embodies certain aspects of this invention.

    [0026] FIGS. 4 and 4A depict a cross section view of a partially completed device that embodies certain aspects of this invention.

    [0027] FIG. 5 depicts a cross section view of a partially completed device that embodies certain aspects of this invention.

    [0028] FIG. 6 depicts a cross section view of a partially completed device that embodies certain aspects of this invention.

    [0029] FIG. 7 depicts a portion of a trench mask including a repetitive pattern of two trenches.

    DETAIL DESCRIPTION OF EXAMPLES

    Example 1

    [0030] FIG. 1 depicts the schematic cross section view of a partially completed device 100 that embodies some aspects of this invention. This device may be a power MOSFET or a power rectifier and is built in a silicon chip that comprises two epi-layers 130 and 140. Both epi-layers are doped predominately with n-type dopant and epi-layer 140 is more heavily doped than the epi-layer 130. At the middle of FIG. 1 is a field plate trench 110 and two other field plate trenches 120 flanking the field trench 110. Trenches 110 and 120 are etched downwardly from the chip surface 141. The bottom of the trench 110 is at the interface region of the two epi-layers 140 and 130. Trenches 120 are etched deeper than trench 110 and their bottoms penetrate into the epi-layer 130, past the interface region of the epi-layer 130 and the epi-layer above it.

    [0031] In each field plate trench depicted in FIG. 1 there are two sections of polysilicon material. In trench 110, the lower section 112 is the field plate electrode and the upper section 114 is the gate electrode. The two sections are insulated from each other by a dielectric layer, which in this example comprises silicon dioxide. Other dielectric materials such as silicon oxynitride may also be used.

    [0032] The field plate electrode 112 is space from the epi-layer 140 by a dielectric layer 116 and the gate electrode 114 is space from the epic layer 140 by the gate oxide layer 118. In this example, the gate oxide layer comprises silicon dioxide. Other dielectric material such as silicon oxynitride and other metal oxide may also be used. The epi-layer 140 near the gate oxide 118 may be counter doped with a p-type dopant such as boron. This region is known in the art as the body region of the MOSFET or the rectifier. As is depicted in FIG. 1, the dielectric layer 116 is thicker than the gate oxide 118.

    [0033] Flanking the field plate trench 110 are two field plate trenches 120, which are deeper than the field plate trench 110. In trenches 120, the lower section of the polysilicon material 122 is the field plate electrode and the upper section 124 is the gate electrode. The two sections are also insulated from each other by a dielectric layer, which in this example comprises silicon dioxide. Other dielectric materials such as silicon oxynitride may also be used.

    [0034] The field plate electrode 122 is space from the epi-layer 140 by a dielectric layer 126 and the gate electrode 124 is space from the epic layer 140 by the gate oxide layer 128. In this example, the gate oxide layer comprises silicon dioxide. Other dielectric material such as silicon oxynitride and other metal oxide may also be used. The epi-layer 140 near the gate oxide 118 may be counter doped with a p-type dopant such as boron. This region is known in the art as the body region of the MOSFET or the rectifier. As is depicted in FIG. 1, the dielectric layer 126 is thicker than the gate oxide 128. The thickness of the dielectric layer 126 is similar to the thickness of the dielectric layer 116, and the thickness of the gate oxide layer 128 is similar to the thickness of the gate oxide layer 118.

    [0035] Over the gate electrodes 114 and 124 is a layer of dielectric material 170, which in this example is silicon dioxide. Other dielectric material such as silicon nitride and silicon oxynitride and other metal oxide may also be used. The dielectric material layer 170 insulates the gate electrodes 114 and 124 from a metal layer 180, which makes contact with the epi-layer 140 and the body region near the chip surface 141.

    [0036] The metal layer 180 may comprise metal such as aluminum, copper, titanium, platinum, or a combination of metals. At the interface of the metal 180 and the epi-layer 140, there may be formation of Schottky diode, tunnel diode, or ohmic contact, depending on the metal and the dopant species and concentration in the epi-layer 140 at the contact.

    [0037] The device 100 is a MOSFET if the epic-layer near the gate electrodes 114 and 124 at the top of the body region is counter-doped with n-type dopant such as phosphorous and arsenic to make a source region. If the source region is absent, device 100 may be a rectifier.

    Example 2

    [0038] FIG. 2 depicts the schematic cross section of another device 200, which also embodies some aspects of this invention. Device 200 may be a MOSFET or a rectifier.

    [0039] Device 200 comprises a repetitive pattern of field plate trenches 210 and 220, both are etched from the chip surface 241 into a semiconductor chip. The etching of the field plate trenches 210 stops when the bottoms reach the interface region of the epi-layers 230 and 240. The field plate trenches 220 are etched deeper than the trenches 210. In this embodiment, the etching continues through the interface region of the epi-layer 230 and the epi-layer 240 above the epi-layer 230, and stops after the bottoms penetrate into the epi-layer 230. In this aspect, the device 200 is similar to the device 100 described in the previous paragraphs.

    [0040] What differentiates the device 200 from the device 100 is that in device 200, the two shallow field plate trenches 210 are disposed next to each other while in the device 100 each shallow field plate is flanked on both sides by a deeper field plate trench 120.

    Example 3

    [0041] FIGS. 3 and 3A depict the schematic cross section of another device 300, which also embodies some aspects of this invention. Device 300 may be a MOSFET or a rectifier.

    [0042] In the device 300, the gate electrodes and the field plate electrodes are not disposed in common trenches as the devices 100 and 200 are, but are disposed in separated trenches.

    [0043] The repetitive pattern of field plate trenches of device 300 is similar to the pattern depicted in FIG. 1. The field plate trench 310 corresponds to the field plate trench 110 of FIG. 1 and field plate trenches 320 correspond to the field plate trenches 120. The gate electrodes 314, however, are in gate trenches 390, which are disposed between adjacent field plate trenches 310 and 320. The gate electrode 314 is spaced from the epi-layer 340 by the gate dielectric 318. The field plate electrodes 322 come in contact with the metal element 380, which in this example also contacts the epi-layer 340 near the top surface of the chip. If the field plate electrodes 322 and 312 need to be biased at an electric potential different from the source potential, then the electrodes will be electrically insulated from each other.

    [0044] Similar to devices 100 and 200, the field plate trench 310 bottoms near the border of the two epi-layers 340 and 330, and the deeper field plate trench passes the transition region of the two adjacent epi-layers.

    Example 4

    [0045] FIGS. 4 and 4A depict the schematic cross section of another device 400, which also embodies some aspects of this invention. Device 400 may be a MOSFET or a rectifier.

    [0046] The device 400 is similar to the device 300 depicted in FIG. 3. The two devices differ in the gate structure. While the gate electrodes in device 300 are disposed in gate trenches 390, the gate structure in device 400 is on the chip surface 441. The gate oxide 418 is disposed on the chip surface 441 under the gate electrodes 414, and which separates the gate electrode 414 from the epi-layers 440 and 430. Each gate structure is flanked on each side by field plate trenches 410 and 420. The structure of the field plate trenches of device 400 is similar to the structure of the field plate trenches of device 300.

    Example 5

    [0047] FIG. 5 depicts the schematic cross section of another device 500, which also embodies some aspects of this invention. Device 500 may be a MOSFET or a rectifier.

    [0048] The device 500 is built in a semiconductor chip that comprises three epi-layers of different dopant concentration. The epi-layer 5440 is the more heavily doped than the epi-layer 530 but less heavily doped than the epi-layer 540, which is closest to the chip surface 541 than the epi-layers 5440 and 530.

    [0049] Device 500 comprises a repetitive pattern of field plate trenches 510, 520, and 5110, all are etched into the semiconductor chip from the chip surface 541. The etching of the field plate trenches 510 stops when the bottoms reach the interface region of the epi-layers 540 and 5440. The field plate trenches 5110 are etched deeper than the trenches 510 and their bottoms reach the interface region of the epi-layer 5440 and 530. The field plate trenches 520 are etched deeper than the trench 5110. In this embodiment of the field plate trench continues through the interface region of the epi-layer 530 and the epi-layer 5440 above the epi-layer 530, and stops after the bottoms penetrate into the epi-layer 530.

    [0050] In the repetitive pattern of field plate trenches of this exemplary device 500, each of the field plate trenches 5110 is flanked by the two shallower field plate trenches 510 on both sides; and two deeper field plate trenches 520 are disposed on the other side of each field plate trench 510 farther from the field plate trench 5110.

    Example 6

    [0051] FIG. 6 depicts the schematic cross section of another device 600, which also embodies some aspects of this invention. Device 600 may be a MOSFET or a rectifier.

    [0052] Similar to device 500, device 600 is built in a semiconductor chip that comprises three epi-layers of different dopant concentration. The epi-layer 6440 is the more heavily doped than the epi-layer 630 but less heavily doped than the epi-layer 640, which is closer to the chip surface 641 than the epi-layers 6440 and 630.

    [0053] Device 600 comprises a repetitive pattern of field plate trenches 610, 620, and 6110, all are etched into the semiconductor chip from the chip surface 641. The etching of the field plate trenches 610 stops when the bottoms reach the interface region of the epi-layers 640 and 6440. The field plate trenches 6110 are etched deeper than the trench 610 and the bottoms reach the interface region of the epi-layers 6440 and 630. The field plate trenches 620 are etched deeper than the trench 6110. In this embodiment of the field plate trench continues through the interface region of the epi-layer 630 and the epi-layer above the epi-layer 630, and stops after the bottoms penetrate into the epi-layer 630.

    [0054] In the repetitive pattern of field plate trenches of this exemplary device 600, every other field plate trench is a s440hallow field plate trench with its bottom at the transition region of two epi-layers of the same dopant polarity and with different dopant concentration.

    Example 7

    [0055] FIG. 7 depicts a schematic representation of a portion of a trench mask 700 that includes a repetitive pattern of two field plate trenches 710 and 720. This mask may be used in making MOSFET or rectifier as depicted in FIG. 1 through FIG. 6. The strips 710, for example, may correspond to the trenches 110 and the strips 720 may correspond to the trenches 120. Depending on specific designs, strips 710 and 720 may or may not have equal width.