HOT PLUG IMMUNITY FOR CIRCUIT PROTECTING AGAINST ELECTROSTATIC DISCHARGE EVENTS
20170085078 ยท 2017-03-23
Inventors
Cpc classification
H10D89/814
ELECTRICITY
H02H9/046
ELECTRICITY
International classification
Abstract
A hot plug immune circuitry (100) for protecting against electrostatic discharge events comprises an input/output (I/O) pad (101) of an electronic system with a pad threshold voltage and connections to ground potential by a first circuit (110) and a parallel second circuit (130). The first circuit includes a MOS field-effect transistor (FET) (111) doubling as a parasitic bipolar transistor. The second circuit is a voltage level sensor formed as a voltage divider with a first impedance (131) tied by a link (133) in series with a second impedance (132). Link (133) is cross-tied (134) to the FET of the first circuit, and carries a shut-off voltage for the FET determined by the pad threshold voltage diminished by the ratio of the first and the second impedances.
Claims
1. A hot plug immune circuitry for protecting against electrostatic discharge events, comprising: an input/output (I/O) pad of an electronic system, the pad having a pad threshold voltage and being connected to ground potential by a first circuit and a parallel second circuit; the first circuit including a MOS field-effect transistor (FET) doubling as a parasitic bipolar transistor; the second circuit being a voltage level sensor formed as a voltage divider having a first electronic element tied by a link in series with a second electronic element, the first and the second element having linear current-voltage characteristics; and the link cross-tied to the FET of the first circuit, and carrying a shut-off voltage for the FET determined by the pad threshold voltage diminished by the ratio of the first and the second electronic elements.
2. The circuitry of claim 1 wherein the linear electronic elements are selected from a group including impedances, resistors, capacitors, inductors, and combinations thereof.
3. The circuitry of claim 2 wherein the resistors or capacitors are programmable.
4. A hot plug immune circuitry for protecting against electrostatic discharge events, comprising: an input/output (I/O) pad of an electronic system, the pad having a pad threshold voltage and being connected to ground potential by a first circuit and a parallel second circuit; the first circuit including a MOS field-effect transistor (FET) doubling as a parasitic bipolar transistor; the second circuit formed as a voltage level sensor comprising a non-linear electronic element coupled to the I/O pad and linked in series by a linear electronic element to ground; and the link cross-tied to the FET of the first circuit, and carrying a shut-off voltage for the FET determined by the pad threshold voltage diminished by the breakdown voltage of the non-linear electronic element.
5. The circuit of claim 4 wherein the non-linear element is a Zener diode having a Zener breakdown voltage, and the linear element is selected from a group including impedances, resistors, capacitors, inductors, and combinations thereof.
6. A method for fabricating a hot plug immune circuitry for protecting against electrostatic discharge (ESD) events, comprising: providing an input/output (I/O) pad of an electronic system, the pad having a pad threshold voltage; connecting the I/O pad to a first circuit offering ESD protection including an MOS field-effect transistor (FET), the protection circuit coupled to ground potential; connecting the I/O pad to a second circuit offering a voltage level sensor including a first electronic element tied by a link in series with a second electronic element coupled to ground potential, the first and the second element having linear current-voltage characteristics; and connecting the link to the FET of the first circuit, the link operable to carry a shut-off voltage for the FET determined by the pad threshold voltage diminished by the ratio of the first and the second electronic elements.
7. The method of claim 6 wherein the linear electronic elements are selected from a group including impedances, resistors, capacitors, inductors, and combinations thereof.
8. The method of claim 6 wherein the resistors or capacitors are programmable.
9. A method for fabricating a hot plug immune circuitry for protecting against electrostatic discharge (ESD) events, comprising: providing an input/output (I/O) pad of an electronic system, the pad having a pad threshold voltage; connecting the I/O pad to a first circuit offering ESD protection including an MOS field-effect transistor (FET), the protection circuit coupled to ground potential; connecting the I/O pad to a second circuit offering a voltage level sensor including a non-linear electronic element tied by a link in series with a linear electronic element coupled to ground potential, the first element having a breakdown voltage; and connecting the link to the FET of the first circuit, the link operable to carry a shut-off voltage for the FET determined by the pad threshold voltage diminished by the breakdown voltage of the first element.
10. The method of claim 9 wherein the non-linear element is a Zener diode having a Zener breakdown voltage, and the linear element is selected from a group including impedances, resistors, capacitors, inductors, and combinations thereof.
Description
BRIEF DESCRIPTION OF THE DRAWINGS
[0019]
[0020]
[0021]
[0022]
[0023]
[0024]
[0025]
[0026]
[0027]
DETAILED DESCRIPTION OF THE PREFERRED EMBODIMENTS
[0028]
[0029] Pad 101 is further connected to ground potential by a voltage divider, which aligns a first electronic element in series with a second electronic element. As an example,
[0030] Between the impedance divider 130 and the protection circuit 110 holds the following relationship:
Z.sub.2/Z.sub.1=(V.sub.pad.sub._.sub.thV.sub.p0.sub._.sub.th)/V.sub.p0.sub._.sub.th;
or re-written: Z.sub.2/Z.sub.1=(V.sub.pad.sub._.sub.th/V.sub.p0.sub._.sub.th)1.
The voltage available at the shut-off pin 134 to turn off protection circuit 110 is
The shut-off voltage at shut-off pin 134 is thus controlled by the pad terminal voltage diminished by the ratio of the second and first linear impedance, or more generally, by the ratio of the second and first electronic elements in series.
[0031] Having added the voltage divider by the series of linear impedances Z.sub.1 and Z.sub.2 and thus having connected the shut-off pin 134 by an impedance divider to pad 101, the shut-off pin is able to sense an incoming fast-rising voltage ramp as the rapidly and continuously increasing voltage spike of a hot plug event rather than of an ESD event. Shut-off pin 134 is then able to shut off the FET of the protection circuit from the pad and thus avoid overheating and destruction of circuit 110.
[0032] The linear impedances Z may include resistors, capacitances, inductors, and combinations thereof. The resistors and capacitances do not have to have fixed values but may be programmable so that the threshold of the voltage sensing circuit can be adjusted. Selecting capacitors, the voltage divider of
[0033] Pad 201 is further connected to ground potential by a capacitor divider 230, which aligns a first capacitor 231 in series with a second capacitor 232. The first capacitor 231 (C.sub.1) is coupled to pad 201 and the second capacitor 232 (C.sub.2) is coupled to ground potential 220. The link 233 between the capacitors is connected by cross-tie p.sub.0 (234) to the FET 211 of the protection circuit. Cross-tie 234 is operable to shut off FET 211 from pad 201 at a shut-off threshold voltage V.sub.p0.sub._.sub.th:
[0034] The success of shut-off pin 134 is illustrated by the numerical example of
[0035] In
[0036] In contrast, in conventional hot plug protection using a timer set at about 3 to 5 s, an analogous test may result in data as displayed in
[0037] As stated, for programmable resistors or capacitors, the threshold of the voltage sensing circuit can be adjusted. For example, the initial design may be for a hot-plug to a 40 V supply, and 1 k resistors are chosen for impedances 131 and 132 in
[0038] In another embodiment of the invention, illustrated in
[0039] Pad 501 is further connected to ground potential by a voltage divider 530, aligning in series a Zener diode 531 and a resistor 532. The Zener diode 531 is coupled to pad 501 and the resistor 532 is coupled to ground potential 520. The link 533 between the Zener diode and the resistor is connected by cross-tie p.sub.0 (534) to the FET 511 of the protection circuit. Cross-tie 534 is operable to shut off FET 511 from pad 501 at a shut-off threshold voltage V.sub.p0.sub._.sub.th, which is given by the following relationship:
V.sub.p0.sub._.sub.th=V.sub.pad.sub._.sub.thV.sub.Zener.
As the equation shows, the voltage of the shut-off pin can be determined by selecting a Zener diode with a suitable breakdown voltage.
[0040] It is a technical advantage that the methodology of supplementing an ESD protection circuit with a voltage divider in order to render the protection circuit immune against hot plug events is applicable to various voltage ratings and across a wide range of technologies.
[0041] It is another technical advantage that the shut-off voltage is biased through the I/O pin and takes advantage of the existing ESD protection circuit; as a consequence, the action for turning off the protection circuitry in case of a hot plug event does not need new components or circuits; on the other hand, the ESD performance remains unchanged.
[0042] Another embodiment of the invention is a method of fabricating a hot plug immune ESD protection circuitry. A diagram of the sequence of processes of the method is illustrated in
[0043] In process 603, the I/O pad is connected to a second circuit, which is a voltage level sensor based on a voltage divider. The voltage divider includes a first electronic element tied by a link in series with a second electronic element, which in turn is coupled to ground potential. The first and the second element have linear current-voltage characteristics. Preferably, the linear electronic elements are selected from a group including impedances, resistors, capacitors, inductors, and combinations thereof.
[0044] In the next process 604, the link is cross-tied to the FET of the first circuit. The link carries a shut-off voltage for the FET; the shut-off voltage is determined by the pad threshold voltage diminished by the ratio of the first and the second electronic elements.
[0045] Yet another embodiment of the invention is another method for fabricating a hot plug immune circuitry for protecting against electrostatic discharge (ESD) events. A diagram of the sequence of processes of the method is illustrated in
[0046] In the next process 703, the I/O pad is connected to a second circuit, which is a voltage level sensor based on a voltage divider. The voltage divider includes a non-linear electronic element tied by a link in series with a linear electronic element, which in turn is coupled to ground potential. The first element has a breakdown voltage. Preferably, the non-linear element is a Zener diode with a Zener breakdown voltage. The linear element is selected from a group including impedances, resistors, capacitors, inductors, and combinations thereof.
[0047] In the next process 704, the link is cross-tied to the FET of the first circuit. The link carries a shut-off voltage for the FET determined by the pad threshold voltage diminished by the breakdown voltage of the first element, preferably the breakdown voltage of the Zener diode.
[0048] While this invention has been described in reference to illustrative embodiments, this description is not intended to be construed in a limiting sense. Various modifications and combinations of the illustrative embodiments, as well as other embodiments of the invention, will be apparent to persons skilled in the art upon reference to the description. As an example, the embodiments are effective in pMOS transistors as well as in nMOS transistors to create ESD protection. As another example, the semiconductor substrate material may include silicon, silicon germanium, gallium arsenide, gallium nitride, and other semiconductor materials employed in manufacturing.
[0049] As yet another example, the process of supplementing an ESD protection circuitry with a voltage divider in order to render the protection circuit immune against hot plug events can be applied to various voltage ratings and across a wide range of technologies.
[0050] It is therefore intended that the appended claims encompass any such modifications or embodiments.