DEVICES AND METHODS OF CREATING ELASTIC RELAXATION OF EPITAXIALLY GROWN LATTICE MISMATCHED FILMS
20170077234 ยท 2017-03-16
Assignee
Inventors
Cpc classification
International classification
H01L29/161
ELECTRICITY
H01L21/762
ELECTRICITY
H01L21/02
ELECTRICITY
Abstract
Devices and methods of creating elastic relaxation of epitaxially grown lattice mismatched films for semiconductor devices are provided. One method includes, for instance: obtaining a wafer including a substrate; epitaxially growing at least one first silicon germanium (SiGe) layer over the wafer; and epitaxially growing at least one second SiGe layer over the at least one first SiGe layer. One device includes, for instance: a wafer including a substrate; at least one first layer of semiconductor material disposed over the wafer; at least one second layer of semiconductor material disposed over the at least one first layer of semiconductor material; and at least one first and second openings, each opening extending through the at least one second layer of semiconductor material, the at least one first layer of semiconductor material, and a portion of the substrate.
Claims
1. A method comprising: obtaining a wafer comprising a substrate; epitaxially growing at least one first silicon germanium (SiGe) layer over the wafer; epitaxially growing at least one second SiGe layer over the at least one first SiGe layer; forming at least one opening extending through the at least one second SiGe layer, the at least one first SiGe layer, and a portion of the substrate; depositing at least one oxide layer over the wafer and filling the at least one opening; performing an oxidation process; and planarizing the at least one oxide layer.
2. The method of claim 1, wherein the concentration of germanium in the at least one first SiGe layer is equal to or greater than 50% and the concentration of germanium in the at least one second SiGe is less than 50%
3. The method of claim 1, wherein the forming at least one opening extending through the at least one second SiGe layer, the at least one first SiGe layer, and a portion of the substrate comprises: forming at least one first opening.
4. The method of claim 3, wherein the forming at least one opening extending through the at least one second SiGe layer, the at least one first SiGe layer, and a portion of the substrate further comprises: forming at least one second opening extending through the at least one second SiGe layer, the at least one first SiGe layer, and a portion of the substrate, wherein the at least one first opening is a groove positioned in a first direction and wherein the at least one second opening is a groove positioned in a second direction, wherein the first direction is perpendicular to the second direction.
5. The method of claim 4, wherein the depositing at least one oxide layer over the wafer and filling the at least one opening comprises: depositing at least one oxide layer over the wafer and filling the at least one first and second opening.
6. The method of claim 5, further comprising: epitaxially growing at least one third SiGe layer on the wafer; growing at least one layer of channel material over the at least one third SiGe layer; and patterning the at least one layer of channel material.
7. The method of claim 6, wherein the concentration of germanium in the at least one third SiGe layer is less than 50%.
8. A method comprising: obtaining a wafer comprising a substrate; epitaxially growing at least one first silicon germanium (SiGe) layer over the wafer; epitaxially growing at least one second SiGe layer over the at least one first SiGe layer; growing at least one layer of channel material over the at least one second SiGe layer; patterning the at least one layer of channel material; and forming at least one opening extending through the at least one layer of channel material, the at least one second SiGe layer, the at least one first SiGe layer, and a portion of the substrate; depositing at least one oxide layer over the wafer and filling the at least one opening; performing an oxidation process; and planarizing the at least one oxide layer.
9. The method of claim 8, further comprising wherein forming at least one opening comprises: forming at least one first opening extending through the at least one layer of channel material, the at least one second SiGe layer, the at least one first SiGe layer, and a portion of the substrate, wherein the at least one first opening is a groove positioned in a first direction; and forming at least one second opening extending through the at least one layer of channel material, the at least one second SiGe layer, the at least one first SiGe layer, and a portion of the substrate, wherein the at least one second opening is a groove positioned in a second direction; wherein the first direction is perpendicular to the second direction.
10. The method of claim 9, wherein depositing at least one oxide layer over the wafer and filling the at least one opening comprises: depositing at least one oxide layer over the wafer and filling the at least one first and second openings.
11. A semiconductor device comprising: a wafer comprising a substrate; at least one first layer of semiconductor material disposed over the wafer; at least one second layer of semiconductor material disposed over the at least one first layer of semiconductor material; and at least one first and second openings, each opening extending through the at least one second layer of semiconductor material, the at least one first layer of semiconductor material, and a portion of the substrate.
12. The semiconductor device of claim 11, wherein the at least one first layer of semiconductor material comprises oxide and wherein the at least one second layer of semiconductor material comprises silicon germanium (SiGe).
13. The semiconductor device of claim 11, wherein the at least one first layer of semiconductor material and the at least one second layer of semiconductor material are epitaxially grown.
14. The semiconductor device of claim 12, wherein the at least one first opening is a groove positioned in a first direction and the at least one second opening is a groove positioned in a second direction, and the first direction and the second direction are perpendicular
15. The semiconductor device of claim 14, wherein the at least one first and second openings are filled with oxide.
16. The semiconductor device of claim 14, further comprising: at least one layer of channel material disposed over the at least one second layer of semiconductor material; and the at least one first and second openings filled with oxide.
17. The semiconductor device of claim 14, further comprising: at least one third layer of semiconductor material over the at least one second layer of semiconductor material; and the at least one first and second openings filled with oxide.
18. The semiconductor device of claim 17, wherein the concentration of germanium in the at least one second layer and the at least one third layer of semiconductor material is less than 50%.
19. The semiconductor device of claim 18, wherein the at least one third layer of semiconductor material is epitaxially grown.
20. The semiconductor device of claim 19, further comprising: at least one layer of channel material disposed over the at least one third layer of semi conductor material.
Description
BRIEF DESCRIPTION OF THE SEVERAL VIEWS OF THE DRAWINGS
[0006] One or more aspects of the present invention are particularly pointed out and distinctly claimed as examples in the claims at the conclusion of the specification. The foregoing and other objects, features, and advantages of the invention are apparent from the following detailed description taken in conjunction with the accompanying drawings in which:
[0007]
[0008]
[0009]
[0010]
[0011]
[0012]
[0013]
[0014]
[0015]
[0016]
[0017]
DETAILED DESCRIPTION
[0018] Aspects of the present invention and certain features, advantages, and details thereof, are explained more fully below with reference to the non-limiting embodiments illustrated in the accompanying drawings. Descriptions of well-known materials, fabrication tools, processing techniques, etc., are omitted so as to not unnecessarily obscure the invention in detail. It should be understood, however, that the detailed description and the specific examples, while indicating embodiments of the invention, are given by way of illustration only, and are not by way of limitation. Various substitutions, modifications, additions and/or arrangements within the spirit and/or scope of the underlying inventive concepts will be apparent to those skilled in the art from this disclosure. Note also that reference is made below to the drawings, which are not drawn to scale for ease of understanding, wherein the same reference numbers used throughout different figures designate the same or similar components.
[0019] Generally stated, disclosed herein are certain semiconductor devices, which provide advantages over the above noted, existing semiconductor devices and fabrication processes. Advantageously, the semiconductor device fabrication processes disclosed herein provide for semiconductor devices with an increase in mobility and direct flow of current.
[0020] In one aspect, in one embodiment, as shown in
[0021] In another aspect, in one embodiment, as shown in
[0022] In another aspect, in one embodiment, as shown in
[0023]
[0024]
[0025] As used herein, the term SiGe or silicon germanium refers generally to the alloy having any molar ratio of silicon and germanium, with a molecular formula of the form Si.sub.1xGe.sub.x.
[0026] As depicted in
[0027] As shown in
[0028] As depicted in
[0029] In certain embodiments, the at least one first opening 240 may be, for instance, a groove positioned in a first direction 242, extending the length of the device 200 in the first direction 242, as shown in
[0030] As depicted in
[0031] As depicted in
[0032] As depicted in
[0033] As depicted in
[0034] In certain embodiments, at least one oxide layer 260 may be deposited over the device 200 and fill the at least one first opening 240 and the at least one second opening 250, then the at least one oxide layer 260 may be planarized by, for example, CMP. The at least one oxide layer 260 may be deposited using any conventional deposition process identified above. The at least one oxide layer 260 may be, for example, a SiO.sub.2 layer or a GeO.sub.2 layer. After planarization, an oxidation process may be performed. The at least one first SiGe layer 220, for example, a SiGe layer having a germanium concentration of 50%, may be selectively oxidized. The oxidation reaction of the at least one first SiGe layer 220 may result in the formation of an oxide layer 221, i.e. a silicon germanium oxide layer, in the region occupied by the at least one first SiGe layer 220 and may result in the separation of the at least one second SiGe layer 230 and the substrate 210 by the oxide layer 221. Any conventional oxidation process may be performed as identified above.
[0035] In other embodiments, an oxidation process may be performed, then at least one oxide layer 260 may be deposited over the device 200, filling the at least one first opening 240 and the at least one second opening 250. The at least one oxide layer 260 may be deposited using any conventional deposition process identified above. The at least one first SiGe layer 220, for example, a SiGe layer having a germanium concentration of 50%, may be selectively oxidized. The oxidation reaction of the at least one first SiGe layer 220 may result in the formation of an oxide layer 221, for example, a silicon germanium oxide layer, in the region occupied by the at least one first SiGe layer 220 and may result in the separation of the at least one second SiGe layer 230 and the substrate 210 by the oxide layer 221. Any conventional oxidation process may be performed as identified above.
[0036] After the deposition, the at least one oxide layer 260 may be planarized by, for example, CMP.
[0037] As depicted in
[0038] In certain embodiments, the at least one oxide layer 260 may be recessed by, for example, etching to expose a portion of the sidewalls of the at least one second SiGe layer 230. The at least one third SiGe layer 270 may be epitaxially grown over the device 200, and fill the etched portion of the at least one oxide layer 260.
[0039] In particular embodiments, at least one layer of channel material 280 may be grown over the at least one third SiGe layer 270, as shown in
[0040] The following paragraphs disclose another detailed embodiment of a portion of the semiconductor device formation process and an intermediate semiconductor structure, in accordance with one or more aspects of the present invention. The semiconductor device 200 including a substrate 210, may have at least one first SiGe layer 220 epitaxially grown over the substrate 210, and at least one second SiGe layer 230 may be epitaxially grown over the at least one first SiGe layer 220, as shown in
[0041] The at least one first opening 240 may be a groove positioned in a first direction 242, extending the length of the device 200 in the first direction 242, and the at least one second opening 250 may be a groove positioned in a second direction 252, extending the length of the device 200 in the second direction 252, similar to what is shown in
[0042] In certain embodiments, at least one oxide layer 260 may be deposited over the device 200, filling the at least one first opening 240 and the at least one second opening 250. The at least one oxide layer 260 may be deposited using any conventional deposition process, for example, ALD, CVD, or PVD. The at least one oxide layer 260 may be, for example, a SiO.sub.2 layer or a GeO.sub.2 layer.
[0043] Next, an oxidation process may be performed. The at least one first SiGe layer 220, for example, a SiGe layer having a germanium concentration of 50%, may be selectively oxidized. The oxidation reaction of the at least one first SiGe layer 220 may result in the formation of an oxide layer 221, for example, a silicon germanium oxide layer, in the region occupied by the at least one first SiGe layer 220 and may result in the separation of the at least one second SiGe layer 230 and the substrate 210 by the oxide layer 221. Any conventional oxidation process may be performed, for example, thermal oxidation, such as rapid thermal oxidation (RTO), or in-situ steam growth (ISSG).
[0044] Then the at least one oxide layer 260 may then be planarized by, for example, CMP. The steps of depositing the at least one oxide layer 260, performing the oxidation process, and planarization may be performed in any order.
[0045] The terminology used herein is for the purpose of describing particular embodiments only and is not intended to be limiting of the invention. As used herein, the singular forms a, an and the are intended to include the plural forms as well, unless the context clearly indicates otherwise. It will be further understood that the terms comprise (and any form of comprise, such as comprises and comprising), have (and any form of have, such as has and having), include (and any form of include, such as includes and including), and contain (and any form contain, such as contains and containing) are open-ended linking verbs. As a result, a method or device that comprises, has, includes or contains one or more steps or elements possesses those one or more steps or elements, but is not limited to possessing only those one or more steps or elements. Likewise, a step of a method or an element of a device that comprises, has, includes or contains one or more features possesses those one or more features, but is not limited to possessing only those one or more features. Furthermore, a device or structure that is configured in a certain way is configured in at least that way, but may also be configured in ways that are not listed.
[0046] The corresponding structures, materials, acts, and equivalents of all means or step plus function elements in the claims below, if any, are intended to include any structure, material, or act for performing the function in combination with other claimed elements as specifically claimed. The description of the present invention has been presented for purposes of illustration and description, but is not intended to be exhaustive or limited to the invention in the form disclosed. Many modifications and variations will be apparent to those of ordinary skill in the art without departing from the scope and spirit of the invention. The embodiment was chosen and described in order to best explain the principles of one or more aspects of the invention and the practical application, and to enable others of ordinary skill in the art to understand one or more aspects of the invention for various embodiments with various modifications as are suited to the particular use contemplated.